





*Allegro MicroSystems reserves the right to make, from time to time, revisions to the anticipated product life cycle plan for a product to accommodate changes in production capabilities, alternative product availabilities, or market demand. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.*

# **ARG81401**

<span id="page-1-0"></span>

### **Adjustable Frequency Buck or Buck-Boost Pre-Regulator with 2 LDOs, Window Watchdog Timer, and NPOR**

### **FEATURES AND BENEFITS DESCRIPTION**

- Automotive AEC-Q100 qualified
- $V_{IN}$  operating range from 3 to 36 V, with 40 V maximum
- Buck or buck-boost pre-regulator (VREG)
- Adjustable PWM switching frequency: 250 kHz to 2.4 MHz
- PWM frequency can be synchronized to external clock
- Two internal LDO regulators with foldback short-circuit protection
- Power-on reset (NPOR) with fixed delay of 22.5 ms
- Programmable window watchdog timer with a fixed activation delay of 30 ms
- Active low, watchdog timer enable/disable pin  $(\text{WD}_{\text{ENn}})$
- Dual bandgaps for increased reliability: □ BG1 for VREG, 3V3, and VCP reference □ BG2 for V5 reference, and VREG, 3V3, and VCP fault detection
- Ignition-enable input (ENBAT)
- Frequency dithering helps reduce EMI/EMC
- Undervoltage protection for all output rails
- Pin-to-pin and pin-to-ground tolerant at every pin
- Thermal shutdown protection
- −40°C to 150°C junction temperature range

### **PACKAGE: 20-Pin eTSSOP (suffix LP)**



*Not to scale*

The ARG81401 is a power management IC that uses a buck or buck-boost pre-regulator to efficiently convert automotive battery voltages into a tightly regulated intermediate voltage, complete with control, diagnostics, and protections. The output of the pre-regulator supplies a 5 V, 300 mA LDO and a 3.3 V, 200 mA LDO. Designed to supply CAN or microprocessor power supplies in high-temperature environments, the ARG81401 is ideal for underhood applications.

Enable-input to the ARG81401 is compatible to a high-voltage battery level (ENBAT).

Diagnostic outputs from the ARG81401 include a poweron-reset output (NPOR) with a fixed 22.5 ms typical delay. Dual bandgaps, one for regulation and one for fault checking, improve long-term reliability of a system designed around the ARG81401.

The ARG81401 contains a window watchdog timer that can be programmed to accept a wide range of clock frequencies (WD<sub>ADJ</sub>). The watchdog timer has a fixed 30 ms activation delay to accommodate processor startup. The watchdog timer has an enable/disable pin (active low,  $WD_{ENn}$ ) to facilitate initial factory programming or field reflash programming.

*Continued on next page...*

### **APPLICATIONS**

Provides System Power for ( $\mu$ C/DSP, CAN, sensors, etc.) in Automototive Control Modules, such as:

- Electronic Power Steering (EPS)
- Transmission Control Units (TCU)
- Advanced Braking Systems (ABS)
- Emissions Control Modules
- Other automotive applications



**ARG81401 Simplified Block Diagram**

### <span id="page-2-0"></span>**DESCRIPTION (continued)**

Protection features include dual control loop for pre-regulator rail. In case of a shorted output, all linear regulators feature foldback overcurrent protection. The switching regulator includes pulseby-pulse current limit, hiccup mode short-circuit protection, LX short-circuit protection, missing asynchronous diode protection, and thermal shutdown.

The ARG81401 is supplied in a low-profile (1.2 mm maximum height), 20-lead eTSSOP package (suffix "LP") with exposed thermal pad.

### **SELECTION GUIDE**



[1] Contact Allegro for additional packing options.

### **ABSOLUTE MAXIMUM RATINGS[2]**



[2] Stresses beyond those listed in this table may cause permanent damage to the device. The absolute maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

[3] The higher ENBAT ratings (-13 V and 40 V) are measured at node "A" in the following circuit configuration:



### **THERMAL CHARACTERISTICS:** May require derating at maximum conditions; see application information



[4] Additional thermal information available on the Allegro website.



### **Table of Contents**





<span id="page-4-0"></span>

**Functional Block Diagram / Typical Schematic Buck-Boost Mode (f<sub>OSC</sub> = 2 MHz)** 



### <span id="page-5-0"></span>**PINOUT DIAGRAM AND TERMINAL LIST**





### **Terminal List Number Name Function** 1 | VCP | Charge pump reservoir capacitor 2 | VIN | Input voltage 3 ENBAT Ignition-enable input from the key/switch through a 1 kΩ resistor 4 GND Ground 5 | VCC | Internal voltage regulator bypass capacitor pin 6 COMP Error amplifier compensation network pin for the buck-boost pre-regulator 7 FSET/ SYNC Frequency setting and synchronization input 8 | NPOR | Active low, open-drain regulator fault detection output 9  $\parallel$  WD<sub>FNn</sub>  $\parallel$  Watchdog enable pin: Open/Low – WD is enabled, High – WD is disabled 10  $\parallel$  WD<sub>IN</sub> Watchdog refresh input (rising edge triggered) from a microcontroller or DSP 11 | 3V3 | 3.3 V, 300 mA regulator output 12  $|$  V5  $|$  5 V, 200 mA regulator output 13 WD<sub>ADJ</sub> The watchdog window time is programmed by connecting R<sub>ADJ</sub> from this pin to ground 14 | VLDO | Input for the LDOs 15 | VREG | Feeback pin for VREG output, connect to VREG converter output capacitors 16 | LG | Boost gate drive output for the buck-boost pre-regulator 17 | PGND | Power ground 18 | LX | Switching node for the buck-boost pre-regulator 19 | CP1 | Charge pump capacitor connection 20 | CP2 | Charge pump capacitor connection – PAD



### <span id="page-6-0"></span>**ELECTRICAL CHARACTERISTICS – GENERAL SPECIFICATIONS [1]: Valid at 3 V ≤ VIN ≤ 36 V in buck-boost mode and VIN having first reached VIN(START), –40°C ≤ TJ ≤ 150°C, unless otherwise specified.**



[1] Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).



## **ELECTRICAL CHARACTERISTICS – BUCK AND BUCK-BOOST PRE-REGULATOR SPECIFICATIONS [1]: Valid at**

**3 V ≤ VIN ≤ 36 V in buck-boost mode and VIN having first reached VIN(START), –40°C ≤ TJ ≤ 150°C, unless otherwise specified.**



[1] Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). [2] Ensured by design and characterization, not production tested.





### **ELECTRICAL CHARACTERISTICS – BUCK AND BUCK-BOOST PRE-REGULATOR SPECIFICATIONS (continued) [1]:** Valid at 3 V ≤ V<sub>IN</sub> ≤ 36 V in buck-boost mode and V<sub>IN</sub> having first reached V<sub>IN(START)</sub>, -40°C ≤ T<sub>J</sub> ≤ 150°C, unless otherwise specified.



[1] Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).



### **ELECTRICAL CHARACTERISTICS – LINEAR REGULATOR (LDO) SPECIFICATIONS [1]: Valid at 3 V ≤ VIN ≤ 36 V in buck-boost mode and V<sub>IN</sub> having first reached V<sub>IN(START)</sub>, −40°C ≤ T<sub>J</sub> ≤ 150°C, unless otherwise specified.**



[1] Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).



### **ELECTRICAL CHARACTERISTICS – CONTROL INPUTS [1]: Valid at 3 V ≤ VIN ≤ 36 V in buck-boost mode and VIN having first reached VIN(START), –40°C ≤ TJ ≤ 150°C, unless otherwise specified.**



[1] Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).



### **ELECTRICAL CHARACTERISTICS – DIAGNOSTIC OUTPUTS [1]: Valid at 3 V ≤ VIN ≤ 36 V in buck-boost mode and VIN having first reached VIN(START), –40°C ≤ TJ ≤ 150°C, unless otherwise specified.**



[1] Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).



### **ELECTRICAL CHARACTERISTICS – DIAGNOSTIC OUTPUTS (continued) [1]: Valid at 3 V ≤ VIN ≤ 36 V in buck-boost**  mode and V<sub>IN</sub> having first reached V<sub>IN(START)</sub>, −40°C ≤ T<sub>J</sub> ≤ 150°C, unless otherwise specified.



[1] Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).



### **ELECTRICAL CHARACTERISTICS – WINDOW WATCHDOG TIMER (WWDT) [1]: Valid at 3 V ≤ VIN ≤ 36 V in buck-boost mode and VIN having first reached VIN(START), –40°C ≤ TJ ≤ 150°C, unless otherwise specified.**



[1] Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). [2] Ensured by design and characterization, not production tested.



|      |                         | ÷<br>$\sim$                              |                |                         |                |             |              |
|------|-------------------------|------------------------------------------|----------------|-------------------------|----------------|-------------|--------------|
|      | ARG81401<br><b>MODE</b> | <b>Supply Control</b><br>$(0=OFF, 1=ON)$ |                | ARG81401 Status Signals |                |             |              |
|      |                         | <b>LDOs ON</b>                           | <b>VREG ON</b> | 3V3_UV                  | <b>VREG UV</b> | <b>MPOR</b> | <b>ENBAT</b> |
| TIME | <b>RESET</b>            | $\Omega$                                 | 0              | X                       | X              |             | X            |
|      | <b>OFF</b>              | ∩                                        | ∩              |                         |                | ∩           | U            |
|      | <b>STARTUP</b>          |                                          |                |                         |                |             |              |
|      |                         |                                          |                |                         |                |             |              |
|      |                         |                                          |                |                         |                |             |              |
|      | <b>RUN</b>              |                                          |                | $\Omega$                | $\Omega$       | $\Omega$    |              |
|      | 50 µs DELAY             |                                          |                | $\Omega$                | ∩              | $\cap$      |              |
|      | <b>SHUTDOWN</b>         |                                          |                |                         |                |             |              |
|      |                         |                                          |                |                         |                |             |              |
|      |                         |                                          |                |                         |                |             |              |
|      | OFF                     |                                          |                |                         |                |             |              |

<span id="page-14-0"></span>**Table 1: Startup and Shutdown Logic (signal names consistent with Functional Block Diagram)**

**X** = DON'T CARE

 $MPOR = BG1\_UV$  or  $BG2\_UV$  or  $VIN\_UV$  or  $TSD$  or  $VCP\_UV$  or  $VCP\_OV$  or  $D1_{MISSING}$  $(\text{latched}) + I_{\text{LIM}(LX)} (\text{latched})$ 



### <span id="page-15-0"></span>**Table 2: Summary of Fault Mode Operation**



*Continued on next page...*



### **Table 2: Summary of Fault Mode Operation (continued)**





<span id="page-17-0"></span>

### **TIMING DIAGRAMS (not to scale)**







Figure 2: Input Undervoltage Timing, when VIN > V<sub>IN(STOP)</sub>





Figure 3: Input Undervoltage Timing, when VIN < V<sub>IN(STOP)</sub>









### **DESIGN AND COMPONENT SELECTION**

### <span id="page-21-0"></span>**Setting Up the Pre-Regulator**

This section describes component selection for the ARG81401 pre-regulator, including charge-pump circuit, inductor, diodes, boost MOSFET, and input and output capactors. This section also covers loop compensation.

### **Charge Pump Capacitors**

The charge pump requires two capacitors: a 2.2  $\mu$ F capacitor connected from pin VCP to pin VIN, and a 1 µF capacitor connected between pins CP1 and CP2. These capacitors should be high quality ceramic capacitors, such as X7R, with a voltage rating of at least 50 V.

### **PWM Switching Frequency**

When the PWM switching frequency is chosen, the designer should be aware of the minimum controllable on-time,  $t_{ON(MIN)}$ , of the ARG81401. If the system's required on-time is less than the ARG81401's minimum controllable on-time, then switchnode jitter will occur and the output voltage will have increased ripple or oscillations.

The PWM switching frequency should be calculated using equation 1, where  $t_{ON(BUCK,MIN)}$  is the minimum controllable on-time of the ARG81401 (160 ns typical), and  $V_{IN(MAX)}$  is the maximum required operational input voltage (not the peak surge voltage).

$$
f_{\rm osc} < \frac{6.6 \text{ V}}{t_{\rm ON(BUCK, MIN)} \times V_{\rm IN(MAX)}} \tag{1}
$$

If the ARG81401's synchronization function is used, then the base oscillator frequency should be chosen such that jitter will not result at the maximum synchronized switching frequency according to equation 1.

 $R_{FSET}$  can be estimated using equation 2 below.

$$
R_{\text{FSET}} = \frac{1}{0.0455 \times f_{\text{osc}}} - 1.98 \text{ (k}\Omega) \tag{2}
$$

where  $f_{\rm OSC}$  is in MHz.

### **Pre-Regulator Output Inductor (L1)**

For peak current mode control, it is well known that the system will become unstable when the duty cycle is above 50% without adequate slope compensation  $(S<sub>E</sub>)$ . However, the slope compensation in the ARG81401 is a fixed value based on the oscillator

frequency  $(f<sub>OSC</sub>)$ . Therefore, it is important to calculate an inductor value so the falling slope of the inductor current  $(S_F)$  will work well with the ARG81401's slope compensation.

Equation 3 can be used to calculate a range of values for the output inductor for buck or buck-boost.

$$
\frac{(VREG + V_{F})}{S_{E}} \le LI \le \frac{2 \times (VREG + V_{F})}{S_{E}}
$$
\n(3)

where  $V_F$  is the asynchronous diode forward voltage,  $f_{\rm OSC}$  is the programmed oscillator frequency in kHz, and  $S<sub>E</sub>$  slope compensation can be calculated from equation 4 and is in amperes per microsecond  $(A/\mu s)$ . The resultant inductor value will be in microhenries (uH).

$$
S_{\rm E} = 0.0024 \times f_{\rm osc} \tag{4}
$$

If equation 3 yields an inductor value that is not a standard value, then the next closest available value should be used. The final inductor value should allow for 10%-20% of initial tolerance and 20%-30% of inductor saturation.

The inductor should not saturate given the peak operating current during overload. Equation 5 calculates the current. In equation 5,  $V_{IN(MAX)}$  is the maximum continuous input voltage, such as 16 V, and  $V_F$  is the asynchronous diodes forward voltage.

$$
I_{\text{PEAK}} = 4.6 \text{ A} - \frac{S_{\text{E}} \times (VREG + V_{\text{F}})}{0.9 \times f_{\text{osc}} \times (V_{\text{IN(MAX)}} + V_{\text{F}})}
$$
(5)

After an inductor is chosen, it should be tested during output overload and short-circuit conditions. The inductor current should be monitored using a current probe. A good design should ensure the inductor or the regulator is not damaged when the output is shorted to ground at maximum input voltage and the highest expected ambient temperature.

Inductor ripple current can be calculated using equation 6 for buck mode and equation 7 for buck-boost mode.

$$
\Delta I_{\text{L1}} = \frac{(V_{\text{IN}} - VREG) \times VREG}{f_{\text{SW}} \times L1 \times V_{\text{IN}}}
$$
(6)

$$
\Delta I_{\text{B/B}} = \frac{V_{\text{IN}} \times D_{\text{BOOST}}}{f_{\text{SW}} \times LI} \tag{7}
$$



### **Pre-Regulator Output Capacitors**

The output capacitors filter the output voltage to provide an acceptable level of ripple voltage, and they store energy to help maintain voltage regulation during a load transient. The voltage rating of the output capacitors must support the output voltage with sufficient design margin.

The output voltage ripple  $(\Delta V_{\text{OUT}})$  is a function of the output capacitors parameters:  $C_O$ ,  $ESR_{CO}$ ,  $ESL_{CO}$ .

$$
\Delta V_{\text{OUT}} = \Delta I_{\text{L1}} \times ESR_{\text{CO}} + \frac{V_{\text{IN}} - VREG}{LI} \times ESL_{\text{CO}} + \frac{\Delta I_{\text{L1}}}{8 \times f_{\text{SW}} \times C_o} \quad (8)
$$

The type of output capacitors will determine which terms of equation 8 are dominant. For ceramic output capacitors, the  $ESR<sub>CO</sub>$  and  $ESL<sub>CO</sub>$  are virtually zero, so the output voltage ripple will be dominated by the third term of equation 8.

$$
\Delta VREG = \frac{\Delta I_{L1}}{8 \times f_{\rm sw} \times C_o} \tag{9}
$$

To reduce the voltage ripple of a design using ceramic output capacitors, simply increase the total capacitance, reduce the inductor current ripple (i.e. increase the inductor value), or increase the switching frequency.

The transient response of the regulator depends on the number and type of output capacitors. In general, minimizing the ESR of the output capacitance will result in a better transient response. The ESR can be minimized by simply adding more capacitors in parallel or by using higher quality capacitors. At the instant of a fast load transient (di/dt), the output voltage will change by the amount

$$
\Delta VREG = \Delta I_{\text{LOAD}} \times ESR_{\text{CO}} + \frac{di}{dt} ESL_{\text{CO}}
$$
 (10)

After the load transient occurs, the output voltage will deviate from its nominal value for a short time. This time will depend on the system bandwidth, the output inductor value, and output capacitance. Eventually, the error amplifier will bring the output voltage back to its nominal value.

The speed at which the error amplifier will bring the output voltage back to its setpoint will depend mainly on the closed-loop bandwidth of the system. A higher bandwidth usually results in a shorter time to return to the nominal voltage. However, it may be more difficult to obtain acceptable gain and phase margins in a a higher bandwidth system. Selection of the compensation components  $(R_Z, C_Z, C_P)$  are discussed in more detail in the Compensation Components section of this datasheet.

### **Ceramic Input Capacitors**

The ceramic input capacitor or capacitors must limit the voltage ripple at the VIN pin to a relatively low voltage during maximum load. Equation 11 can be used to calculate the minimum input capacitance,

$$
C_{\text{IN}} \ge \frac{I_{\text{VREG(MAX)}} \times 0.25}{0.9 \times f_{\text{SW}} \times 50 \text{ mV}} \tag{11}
$$

where  $I_{VREG(MAX)}$  is the maximum current from the pre-regulator,

$$
I_{\text{VREG(MAX)}} \equiv I_{\text{LINEAR}} + I_{\text{AUX}} + 20 \text{ mA}
$$
 (12)

where  $I_{LINEAR}$  is the sum of all internal linear regulators output currents, and  $I_{AUX}$  is any extra current drawn from the VREG output to power other devices external to the ARG81401.

A good design should consider the dc-bias effect on a ceramic capacitor— as the applied voltage approaches the rated value, the capacitance value decreases. An X7R type capacitor should be the primary choice due to its stability with both dc bias and temperature variation. For all ceramic capacitors, the dc-bias effect is even more pronounced on smaller case sizes, so a good design will use the largest affordable case size.

Also for improved noise performance, it is recommended to add smaller-sized capacitors close to the ARG81401 VIN pin and the D1 anode. Use a 0.1 µF, 0603 capacitor.

### **Buck-Boost Asynchronous Diode (D1)**

The highest peak current in the asynchronous diode (D1) occurs during overload and is limited by the ARG81401. Equation 5 can be used to calculate this current.

The highest average current in the asynchronous diode occurs when  $V_{IN}$  is at its maximum,  $D_{\text{BOOST}} = 0\%$ , and  $D_{\text{BUCK}} = \text{mini}$ mum (10%),

$$
I_{\text{AVG}} = 0.9 \times I_{\text{VREG(MAX)}}
$$
(13)

where  $I_{VREG(MAX)}$  is calculated using equation 12.

### **Boost MOSFET (Q1)**

The RMS current in the boost MOSFET (Q1) occurs when  $V_{IN}$  is at its minimum and both the buck and boost operate at their maximum duty cycles (approximately 64% and 58%, respectively),



$$
I_{\text{Q1(RMS)}} = \sqrt{D_{\text{BOOST}} \times \left[ \left( I_{\text{PEAK}} - \frac{\Delta I_{\text{B/B}}}{2} \right)^2 + \frac{\Delta I_{\text{B/B}}}{12} \right]}
$$
(14)

where  $I_{\text{PEAK}}$  and  $\Delta I_{\text{B/B}}$  are derived using equations 5 and 7, respectively.

### **Boost Diode (D2)**

In buck mode, this diode will simply conduct the output current. However, in buck-boost mode, the peak currents in this diode may increase significantly. The ARG81401 limits the peak current to the value calculated using equation 5. The average current is simply the output current.

### **Pre-Regulator Compensation Components**   $(R_7, C_7, C_p)$

Although the ARG81401 can operate in buck-boost mode at low input voltages, it can still be considered a buck converter when looking at the control loop. The following equations can be used to calculate the compensation components.

First, the target crossover frequency for the final system must be selected. Although the ARG81401 can switch at over 2 MHz, the crossover will be governed by the required phase margin. Since a type II compensation scheme is used, there are limits to the amount of phase that can be added. Therefore, a crossover frequency,  $f_C$ , of around 40 kHz is selected. The total system phase will drop off at higher crossover frequencies. The  $R<sub>Z</sub>$  selection is based on the gain required at the crossover frequency, and can be calculated by the following simplified equation:

$$
R_{Z} = \frac{13.36 \times \pi \times f_{C} \times C_{O}}{g_{\text{m(POWER)}} \times g_{\text{m(EA)}}}
$$
(15)

The series capacitor,  $C_Z$ , along with the resistor,  $R_Z$ , set the location of the compensation zero. This zero should be placed no lower than  $\frac{1}{4}$  of the crossover frequency and should be kept to minimum value. Equation 18 can be used to estimate this capacitor value.

$$
C_z > \frac{4}{2\pi \times R_z \times f_c} \tag{16}
$$

Determine if the second compensation capacitor  $(C_P)$  is required. It is required if the ESR zero of the output capacitor is located at less than half of the switching frequency or the following relationship is valid:

$$
\frac{1}{2\pi \times C_o \times ESR_{\text{co}}} < \frac{f_{\text{sw}}}{2} \tag{17}
$$

If this is the case, then add the second compensation capacitor  $(C_P)$  to set the pole f<sub>P3</sub> at the location of the ESR zero. Determine the  $C_P$  value by the equation:

$$
C_{\rm p} = \frac{C_{\rm OUT} \times ESR}{R_{\rm Z}} \tag{18}
$$

Finally, take a look at the combined bode plot of both the controlto-output and the compensated error amp— see the red curves shown in [Figure 5](#page-23-0). Careful examination of this plot shows that the magnitude and phase of the entire system are simply the sum of the error amp response (blue) and the control-to-output response (green). As shown in [Figure 5,](#page-23-0) the bandwidth of this system  $(f_C)$  is 25.2 kHz, the phase margin is 52.5 degrees, and the gain margin is 22 dB. These values are theoretical; actual measured values may be different. Some fine-tuning of the final compensation components may be necessary in the lab.



<span id="page-23-0"></span>

### **Linear Regulators**

The two linear regulators only require a ceramic capacitor to ensure stable operation. The capacitor can be any value between 1 µF and 22 µF. A 2.2 µF or 4.7 µF capacitor per regulator is recommended.



### **Internal Bias (VCC)**

The internal bias voltage should be decoupled at the VCC pin using a 1 µF, 25 V X7R ceramic capacitor. It is not recommended to use this pin as a source.

### **Signal Pins (NPOR, ENBAT)**

The NPOR signal is an open drain output and requires an external pull-up resistor. It is recommended to pull NPOR up to the 3V3 rail, so when the ARG81401 is disabled, NPOR will not be high.

The ENBAT is a high-voltage input pin. It does require a currentlimiting resistor when connected to voltages greater than 8 V. There are limitations on this resistor value based on ENBAT sink current, ENBAT enable threshold, and input voltage operating conditions. Minimum ENBAT resistor is 450 Ω. If ENBAT must ensure ARG81401 is enabled down to the minimum operating voltage, then a resistor less than  $3.37 \text{ k}\Omega$  is recommended.

## Watchdog (WD<sub>FNn</sub>, WD<sub>IN</sub>, WD<sub>ADJ</sub>)

The ARG81401 window watchdog circuit monitors an external clock applied to the  $WD_{IN}$  pin. This clock should be generated by the microcontroller or DSP. The time between rising edges of the clock must fall within an acceptable "window" or a watchdog fault will be generated. A watchdog fault will set NPOR for  $t_{WD(FAIT)}$  (typically 2 ms). A watchdog fault will occur if the time between rising edges is either too short (a FAST fault) or too long (a SLOW fault).

The watchdog time "window" is programmable via the  $WD_{ADI}$ pin according to the following equations:

> $R_{ADJ} = 3.24 \times t_{WDTO(SLOW)}$  $t_{WDTO(FAST)} = t_{WDTO(SLOW)}$  / 8

where  $t_{WDTO(SLOW)}$  is the nominal watchdog timeout (in ms) and  $R_{ADJ}$  is the required external resistor value (in k $\Omega$ ) from the WD<sub>ADJ</sub> pin to ground. Typical watchdog operation under FAST and SLOW fault conditions are shown in [Figure 7](#page-25-0) and [Figure 8.](#page-25-1) The watchdog is enabled if two conditions are met:

- 1. the  $WD_{ENn}$  pin is a logic low, and
- 2. all regulators (3V3 and V5) have been above their undervoltage thresholds for at least 30  $ms_{\text{TYP}}(t_{\text{WD(START}})$ .

After startup, if no clock edges are detected at  $WD_{IN}$  for at least  $t_{WD(START)} + t_{WDTO(SLOW)}$ , the ARG81401 will set NPOR low for  $t_{WD(FAULT)}$  and reset its counters. This process will repeat until the system recovers and clock edges are applied to  $WD_{IN}$ .

A timing diagram for the "missing clock" situation is shown in [Figure 9.](#page-26-0) [Figure 10](#page-26-1) shows the  $WD_{FAULT}$  signal during a fast clock fault.



**Figure 6: Watchdog Block Diagram**





<span id="page-25-0"></span>



<span id="page-25-1"></span>Figure 8: Window Watchdog Timer SLOW Fault, T = WD<sub>IN</sub> period **\* signal is internal to ARG81401**





<span id="page-26-0"></span>Figure 9: Window Watchdog Timer operation during slow clock fault, WD<sub>IN</sub> stuck low or high **\* signal is internal to ARG81401**



<span id="page-26-1"></span>**Figure 10: Window Watchdog Timer operation during fast clock fault \* signal is internal to ARG81401**



### **PCB LAYOUT GUIDELINES**

<span id="page-27-0"></span>Good layout of the power components and high di/dt loops is critical to proper operation of the ARG81401. It also helps to reduce EMI generation.

The first loop to consider is the buck regulator input loop. This consists of the input capacitors C3, C4, and C5, pins 2 and 18 of the ARG81401, and the diode D2. [Figure 11](#page-27-1) shows this loop in red.



**Figure 11: Buck High di/dt Loop**

An example of how these components may be placed is shown below. Ensure that these components and connecting traces are on the same side of the PCB. Also ensure the enclosed area within the loop is as small as possible. The switch node trace connected to LX should be as short and as wide as possible to ensure the lowest possible impedance.



**Figure 12**

If the ARG81401 is configured as a buck-boost, then the boost output loop needs to be considered. This is made up of the boost MOSFET Q1, boost diode D7, and output capacitors C30 and C8. The boost switch node (L1, Q1 drain, and D7 anode) should be as short and as wide as possible to ensure the lowest possible impedance.



**Figure 13: Boost Output Loop**

<span id="page-27-1"></span>Layout below shows the boost high di/dt loop.



**Figure 14: Boost High di/dt Loop**



Also if configured for buck-boost mode, then care must be taken with the gate drive trace. The turn-on pulse is from C17 through ARG81401 pin 16 to Q1 gate and source back to C17. The turnoff pulse is from Q1 gate to ARG81401 pin 16 back to Q1 source through the ground.



**Figure 15**

Other sensitive nodes to keep small are the FSET/SYNC to R3, the COMP pin to C15 and C16, and  $WD_{ADJ}$  pin to  $R_{ADJ}$ .



**Figure 16**



<span id="page-29-0"></span>

### **PIN ESD STRUCTURES**







**Figure 18: GND, PGND**



**Figure 19: VCP, CP1, CP2 Figure 20: VIN, LX**





**Figure 21: ENBAT**



### **PACKAGE OUTLINE DRAWING**

<span id="page-30-0"></span>

**Figure 22: Package LP, 20-Pin eTSSOP**





### **Revision History**



Copyright 2024, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

**[www.allegromicro.com](http://www.allegromicro.com)**

