# 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD #### **FEATURES AND BENEFITS** - Automotive AEC-Q100 qualified - Input operating voltage range: 3.5 to 36 V □ Withstands surge voltages to 40 V for load dump - Low-Power (LP) mode—draws just 8 $\mu A$ from $V_{IN}$ while maintaining 3.3 or 5.0 $V_{OUT}$ - AUTO mode allows automatic transition between PWM and LP mode based on load current - Programmable PWM frequency (f<sub>SW</sub>): 250 kHz to 2.4 MHz - PWM frequency dithering and controlled switch node slew rate reduce EMI/EMC signature - CLK<sub>OUT</sub> allows interleaving and dithering of "downstream" regulators using their synchronization inputs - Interleaving minimizes input filter capacitor requirement and improves EMI/EMC performance - Synchronization of PWM frequency to external clock on $SYNC_{IN}$ pin - Adjustable output voltage: ±1.5% accuracy over operating temperature range (-40°C to 150°C) - Maximized duty cycle at low V<sub>IN</sub> improves dropout - · Soft recovery from dropout condition - Adjustable soft-start time controls inrush current to accommodate a wide range of output capacitances - External compensation provides flexibility to tune the system for maximum stability or fast transient response Continued on next page... ### **APPLICATIONS** - · Infotainment - · Navigation Systems - Instrument Clusters - Audio Systems - ADAS Applications - · Battery Powered Systems - Industrial Systems - · Network and Telecom - Home Audio - HVAC Systems ### **DESCRIPTION** The ARG81800 includes all the control and protection circuitry to produce a PWM regulator with $\pm 1.5\%$ output voltage accuracy, with ultralow quiescent current to enable "keepalive" supply operation with minimal current draw from the supply during very light load regulation. There are two versions of the ARG81800 available, 500 mA and 1 A, so the physical size of the power components can be optimized for lower current systems, thus reducing PCB area and saving cost. PWM switching frequency can be programmed over a wide range to balance efficiency, component sizing, and EMC performance. If $V_{\rm IN}$ decays and the duty cycle reaches its maximum, the ARG81800 will automatically fold back its PWM frequency to extend the duty cycle and maintain $V_{\rm OUT}$ . The ARG81800 employs Low-Power (LP) mode to maintain the output voltage at no load or very light load conditions while drawing only micro-amps from $V_{\rm IN}$ . The ARG81800 includes a PWM/AUTO control pin so the system can dynamically force either PWM or AUTO mode by setting this pin high or low, respectively. If the SYNC $_{\rm IN}$ pin is driven by an external clock, the ARG81800 will be forced into PWM mode and synchronize to the incoming clock. The ARG81800 adds frequency dithering to the SYNC $_{\rm IN}$ clock to reduce EMI/EMC. The ARG81800 provides a CLK $_{\rm OUT}$ pin so "downstream" regulators can be easily interleaved and dithered via their synchronization inputs. Continued on next page... #### PACKAGE: 20-pin, 4 mm × 4 mm, QFN (ES) with wettable flank Not to scale **Typical Application Diagram** ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD #### **FEATURES AND BENEFITS** - Enable input can command ultralow 1 μA shutdown current - Open-drain PGOOD output with rising delay - · Pre-bias startup allows quick restart and avoids reset - Overvoltage, pulse-by-pulse current limit, hiccup mode short circuit, and thermal protections - · Robust FMEA: pin open/short and component faults ### **DESCRIPTION** The ARG81800 has external compensation, so it can be tuned to satisfy a wide range of system goals with many different external components over a wide range of PWM frequencies. The ARG81800 includes adjustable soft start to minimize inrush current. The ARG81800 monitors the feedback voltage to provide an open-drain power good signal. The Enable input can command an ultra-low current shutdown mode with $V_{\rm OUT} = 0~\rm V$ . Extensive protection features of the ARG81800 include pulse-by-pulse current limit, hiccup mode short circuit protection, BOOT open/short voltage protection, $V_{\rm IN}$ undervoltage lockout, $V_{\rm OUT}$ overvoltage protection, and thermal shutdown. The ARG81800 is supplied in a low profile 20-pin wettable flank QFN package (suffix "ES") with exposed power pad. #### **SELECTION GUIDE** | Part Number | DC Current | Package | Packing | Lead Frame | |------------------|------------|---------------------------|------------------------------|----------------| | ARG81800KESJSR | 1 A | 20-pin wettable flank QFN | 6000 pieces per 13-inch reel | 100% matte tin | | ARG81800KESJSR-1 | 0.5 A | package with thermal pad | 0000 pieces per 13-inch reei | 100% maile im | <sup>\*</sup>Contact Allegro for additional packing options ### **Table of Contents** | Features and Benefits | 1 | Low-Power (LP) Mode | 20 | |--------------------------------------------------------------------------------|---|---------------------------------------------------------------------------------|----------------| | Description | 1 | Protection Features | 2 <sup>-</sup> | | Package | 1 | Undervoltage Lockout (UVLO) | 2 <sup>-</sup> | | Typical Application Diagram | 1 | Pulse-by-Pulse Peak Current Protection (PCP) | 2 <sup>-</sup> | | Selection Guide | 2 | Overcurrent Protection (OCP) and Hiccup Mode | 2 <sup>2</sup> | | Absolute Maximum Ratings | 3 | BOOT Capacitor Protection | 22 | | Thermal Characteristics | | Asynchronous Diode Protection | 22 | | Functional Block Diagram | 4 | Overvoltage Protection (OVP) | | | Pinout Diagram and Terminal List | | SW Pin Protection | | | Electrical Characteristics | | Pin-to-Ground and Pin-to-Short Protections | 22 | | Typical Performance Characteristics1 | | Thermal Shutdown (TSD) | 23 | | Functional Description1 | | Application Information | | | Overview 1 | 6 | Design and Component Selection | | | Reference Voltage | 6 | PWM Switching Frequency (R <sub>FSET</sub> ) | | | Internal VREG Regulator1 | | Output Voltage Setting | | | Oscillator/Switching Frequency | | Output Inductor (L <sub>O</sub> ) | | | Synchronization (SYNC <sub>IN</sub> ) and Clock Output (CLK <sub>OUT</sub> ) 1 | | Output Capacitors (C <sub>O</sub> ) | | | Frequency Dither | | Output Voltage Ripple – Ultralow-I <sub>Q</sub> LP Mode | | | Transconductance Error Amplifier | 7 | Input Capacitors | | | Compensation Components | 8 | Bootstrap Capacitor | 29 | | Power MOSFETs1 | 8 | Soft Start and Hiccup Mode Timing (C <sub>SS</sub> ) | | | BOOT Regulator1 | 8 | Compensation Components (R <sub>Z</sub> , C <sub>Z</sub> , and C <sub>P</sub> ) | | | Soft Start (Startup) and Inrush Current Control | | Power Stage | | | Slope Compensation | | Error Amplifier | 3 <sup>-</sup> | | Pre-Biased Startup1 | | A Generalized Tuning Procedure | | | Dropout | 9 | Power Dissipation and Thermal Calculations | | | PGOOD Output | | EMI/EMC Aware PCB Design | | | Current Sense Amplifier | | Typical Reference Designs | | | Pulse-Width Modulation (PWM) | | Package Outline Drawing | | # 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD ### **SPECIFICATIONS** ### **ABSOLUTE MAXIMUM RATINGS** [1] | Characteristic | Symbol | Notes | Rating | Unit | |--------------------------------|---------------------|-----------------------------------|----------------------------------------------|------| | VIN, EN, SS, BIAS Pin Voltage | | | -0.3 to 40 | V | | SW Din Voltage | \/ | Continuous | -0.3 <sup>[2]</sup> to V <sub>IN</sub> + 0.3 | ٧ | | SW Pin Voltage | V <sub>SW</sub> | V <sub>IN</sub> ≤ 36 V, t < 50 ns | -1.0 to V <sub>IN</sub> + 2 | V | | BOOT Din Voltage | V | Continuous | $V_{SW} - 0.3$ to $V_{SW} + 5.5$ | V | | BOOT Pin Voltage | V <sub>BOOT</sub> | t < 1 ms | $V_{SW} - 0.3 \text{ to } V_{SW} + 7.0$ | V | | All Other Pin Voltages | | | -0.3 to 5.5 | V | | Operating Junction Temperature | T <sub>J(max)</sub> | | -40 to 150 | °C | | Storage Temperature | T <sub>stg</sub> | | -55 to 150 | °C | <sup>[1]</sup> Stresses beyond the ratings listed in this table may cause permanent damage to the device. The Absolute Maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to Absolute Maximum-rated conditions for extended periods may affect device reliability. ### THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information | Characteristic | Symbol | Test Conditions [3] | Value | Unit | |----------------------------|---------------|----------------------------------------|-------|------| | Package Thermal Resistance | $R_{ hetaJA}$ | On 4-layer PCB based on JEDEC standard | 37 | °C/W | <sup>[3]</sup> Additional thermal information available on the Allegro website. <sup>[2]</sup> This voltage is a function of temperature. **Functional Block Diagram** ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD ### PINOUT DIAGRAM AND TERMINAL LIST Package ES, 20-Pin QFN Pinout Diagram #### **Terminal List Table** | Number | Name | Function | |--------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | воот | This pin supplies the drive for the high-side N-channel MOSFET. Connect a 100 nF ceramic capacitor from BOOT to SW. Do not add any external resistor in series with the boot capacitor. | | 2, 3 | SW | Regulator switch node output pins. Connect these pins to power inductor with a short and wide PCB trace. | | 4 | SS | Soft start pin. Connect a capacitor, $C_{SS}$ , from this pin to GND to set the start-up time. This capacitor also determines the hiccup period during overcurrent. | | 5 | EN | This pin must be set high to enable the ARG81800. If this pin is low, the ARG81800 will enter a very low current shutdown or "SLEEP" state where $V_{OUT}=0$ V. If the application does not require a logic level controlled enable, then this pin can be tied directly to $V_{IN}$ . Also, if this pin is floated, it will be pulled low by an internal pull-down resistor, disabling the ARG81800. | | 6 | CLK <sub>OUT</sub> | Dual function pin: Clock output pin for "Master" operation. Frequency dithering is added to this pin when the ARG81800 is operating as a Master. For "Follower" operation, this pin must be connected to VREG so dithering will not be internally added to SYNC <sub>IN</sub> ; see Figure 1. The exact functionality of this pin is dependent on the status of the SYNC <sub>IN</sub> pin; see Table 1 and the description for SYNC <sub>IN</sub> for additional details. | | 7 | SYNC <sub>IN</sub> | Triple function pin: High/Low/ExtClock. Setting this pin high sets ${\rm CLK_{OUT}}$ to the internal oscillator frequency ( $f_{\rm SW}$ ) but with 180 degree phase shift. Setting this pin low disables the ${\rm CLK_{OUT}}$ pin. Applying an external clock (at $f_{\rm SYNC}$ ) forces PWM mode, synchronizes the PWM switching frequency to the external clock plus dithering, and sets ${\rm CLK_{OUT}}$ to the same dithered frequency but with 180 degree phase shift. See Table 1 for details. | | 8 | GND | Analog ground pin. | | 9 | FSET | Frequency setting pin. A resistor, $R_{\mbox{\scriptsize FSET}}$ , from this pin to GND sets the oscillator frequency, $f_{\mbox{\scriptsize SW}}$ | | 10 | PWM/<br>AUTO | Mode selection pin. High/Low. Setting this pin high forces PWM mode. Setting this pin low allows AUTO changeover between PWM and LP mode based on the load current. | | 11 | COMP | Output of the error amplifier and compensation node for the current mode control loop. Connect a series RC network from this pin to GND for loop compensation. | | 12 | PGOOD | Power good output signal. PGOOD is an open-drain output that remains low until the output has achieved regulation for $t_{dPG(SU)}$ . The PGOOD pull-up resistor can be connected to VREG, VOUT, or any external supply voltage less than 5.5 V. PGOOD will pull low if the output voltage ( $V_{OUT}$ ) is out of range. | | 13 | BIAS | Connect this pin to the output of the regulator. This pin supplies the internal circuitry when the voltage level is high enough. | | 14 | FB | Feedback (negative) input to the error amplifier. Connect a resistor divider from the regulators output, V <sub>OUT</sub> , to this pin to program the output voltage. | | 15 | VREG | Internal voltage regulator bypass capacitor pin. Connect a 4.7 $\mu\text{F}$ capacitor from this pin to PGND and place it very close to the ARG81800. | | 16, 17 | PGND | Power ground pins for the lower MOSFET, gate driver, and BOOT charge circuit. | | 18 | NC | No connection. | | 19, 20 | VIN | Power input for the control circuits and the drain of the internal high-side N-channel MOSFET. Bypass VIN to PGND with an X7R or X8R ceramic capacitor. Place the capacitor as close to the VIN and PGND pins as possible. Additional capacitors may be required depending on the application to comply with EMC requirements. | | _ | PAD | Exposed pad of the package providing enhanced thermal dissipation. This pad must be connected to the ground plane of the PCB with at least 6 vias directly in the pad. | # 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN},$ CLK $_{\rm OUT},$ and PGOOD ### ELECTRICAL CHARACTERISTICS: Valid at 3.5 V $\leq$ V<sub>IN</sub> $\leq$ 36 V, $-40^{\circ}$ C $\leq$ T<sub>J</sub> $\leq$ 150°C, unless otherwise specified | Characteristics Symbol | | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------|------|--------------------|------|----------------------| | INPUT VOLTAGE | | | | · | | | | Input Voltage Range | V <sub>IN</sub> | V <sub>IN</sub> must first rise above V <sub>INUV(ON)</sub> (max) | 3.5 | _ | 36 | V | | VIN UVLO Start | V <sub>INUV(ON)</sub> | V <sub>IN</sub> rising | 3.35 | 3.55 | 3.8 | V | | VIN UVLO Stop | V <sub>INUV(OFF)</sub> | V <sub>IN</sub> falling | 3.1 | 3.3 | 3.5 | V | | VIN UVLO Hysteresis | V <sub>INUV(HYS)</sub> | | - | 250 | _ | mV | | INPUT SUPPLY CURRENT | | | , | | * | | | Input Shutdown Current [2] | I <sub>IN(SD)</sub> | V <sub>IN</sub> = 12 V, V <sub>EN</sub> = 0, V <sub>SW</sub> = V <sub>IN</sub> , T <sub>J</sub> = 25°C | - | 1 | 2 | μA | | Input Current, PWM Mode [2] | I <sub>IN(PWM)</sub> | V <sub>IN</sub> = 12 V, V <sub>EN</sub> = 2 V, no load, no switching | - | 5 | 6.5 | mA | | 2.2.1/ | T | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 0 μA, T <sub>J</sub> = 25°C | - | 8 | _ | μA | | 3.3 V <sub>OUT</sub> LP Input Current [3][4] | I <sub>LP(3.3V)</sub> | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 50 μA, T <sub>J</sub> = 25°C | - | 33 | _ | μΑ | | 5.0.1/ | | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 0 μA, T <sub>J</sub> = 25°C | - | 8 | _ | μA | | 5.0 V <sub>OUT</sub> LP Input Current [3][4] | I <sub>LP(5.0V)</sub> | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 50 μA, T <sub>J</sub> = 25°C | - | 44 | _ | μA | | REGULATION ACCURACY (FB PIN | ) | | | | | | | Feedback Voltage Accuracy | V <sub>FB</sub> | $-40$ °C < T <sub>J</sub> < 150°C, V <sub>IN</sub> $\ge$ 3.5 V, V <sub>FB</sub> = V <sub>COMP</sub> | 788 | 800 | 812 | mV | | SWITCHING FREQUENCY AND DI | THERING (FSE | ET PIN) | | | ` | | | | f <sub>SW</sub> | $R_{FSET}$ = 14.3 kΩ | 1.93 | 2.15 | 2.37 | MHz | | DIAMA Contaction Francisco | | $R_{FSET} = 34 \text{ k}\Omega$ | 0.90 | 1.00 | 1.10 | MHz | | PWM Switching Frequency | | R <sub>FSET</sub> = 71.5 kΩ | 450 | 500 | 550 | kHz | | | | R <sub>FSET</sub> = 86.6 kΩ | 360 | 410 | 460 | kHz | | Dropout Switching Frequency | f <sub>DROP</sub> | | - | f <sub>SW</sub> /4 | - | _ | | PWM Frequency Dither Range | f | CLK <sub>OUT</sub> left open | - | ±5 | ±6.5 | % of f <sub>SW</sub> | | PWW Frequency Ditrier Range | f <sub>DITH(RNG)</sub> | CLK <sub>OUT</sub> connected to VREG | - | 0 | _ | % of f <sub>SW</sub> | | PWM Dither Modulation Frequency | f <sub>DITH(MAG)</sub> | | - | ±0.5 | _ | % of f <sub>SW</sub> | | PULSE WIDTH MODULATION (PW | M) TIMING AN | D CONTROL | | | | | | Minimum Controllable SW On-Time | t <sub>ON(MIN)</sub> | $V_{IN}$ = 12 V, $I_{OUT}$ = 0.7 A, $V_{BOOT} - V_{SW}$ = 4.5 V | - | 60 | 85 | ns | | Minimum SW Off-Time | t <sub>OFF(MIN)</sub> | V <sub>IN</sub> =12 V, I <sub>OUT</sub> = 0.7 A | - | 85 | 110 | ns | | COMP to CIAL Compared Code | gm <sub>POWER1</sub> | ARG81800 | - | 2.0 | - | A/V | | COMP to SW Current Gain | gm <sub>POWER2</sub> | ARG81800-1 | - | 1.0 | _ | A/V | | | S <sub>E1</sub> | f <sub>SW</sub> = 2.15 MHz, ARG81800 | 650 | 900 | 1100 | mA/µs | | Slana Companyation | S <sub>E2</sub> | | | 450 | 550 | mA/µs | | Slope Compensation | S <sub>E3</sub> | f <sub>SW</sub> = 252 kHz, ARG81800 | 75 | 100 | 125 | mA/µs | | | S <sub>E4</sub> | f <sub>SW</sub> = 252 kHz, ARG81800-1 | 35 | 50 | 65 | mA/µs | | PWM Ramp Offset | V <sub>PWM(OFFS)</sub> | | - | 650 | _ | mV | # 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD ### ELECTRICAL CHARACTERISTICS (continued): Valid at 3.5 V $\leq$ V<sub>IN</sub> $\leq$ 36 V, $-40^{\circ}$ C $\leq$ T<sub>J</sub> $\leq$ 150°C, unless otherwise specified | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------|------|--------------------------------|------|--------------------------| | LOW-POWER (LP) MODE | | | | | | | | LP Output Voltage Ripple [3][4] | ΔV <sub>OUT(LP)</sub> | LP Mode, 8 V < V <sub>IN</sub> < 12 V | - | 65 | _ | mV | | Laure I. Dools Comment Through ald | I <sub>PEAK(LP1)</sub> | ARG81800, No Load, V <sub>IN</sub> = 12 V | 320 | 400 | 500 | mA | | Low I <sub>Q</sub> Peak Current Threshold | I <sub>PEAK(LP2)</sub> | ARG81800-1, No Load, V <sub>IN</sub> = 12 V | 160 | 212 | 270 | mA | | INTERNAL POWER SWITCHES | , | | | | | | | Link Cide MOCEET On Besietenes | | $T_J = 25^{\circ}C^{[3]}$ , $V_{BOOT} - V_{SW} = 4.5 \text{ V}$ , $I_{DS} = 800 \text{ mA}$ | _ | 500 | 600 | mΩ | | High-Side MOSFET On-Resistance | R <sub>DS(on)HS</sub> | $T_J = 150$ °C, $V_{BOOT} - V_{SW} = 4.5$ V, $I_{DS} = 800$ mA | - | - | 1075 | mΩ | | Law Oids MOOFFT On Pasistanas | _ | $T_J = 25^{\circ}C^{[3]}, V_{IN} \ge 4.5 \text{ V}, I_{DS} = 1 \text{ A}$ | - | 210 | 250 | mΩ | | Low-Side MOSFET On-Resistance | $R_{DS(on)LS}$ | $T_J = 150$ °C, $V_{IN} \ge 4.5$ V, $I_{DS} = 1$ A | - | - | 450 | mΩ | | High-Side Leakage Current [5] | I <sub>LKG(HS)</sub> | $T_J = 25^{\circ}C, V_{IN} = 12 \text{ V}, V_{EN} = 0 \text{ V}, V_{SW} = 0 \text{ V}$ | -1.5 | - | 1.5 | μA | | Low-Side Leakage Current | I <sub>LKG(HS)</sub> | T <sub>J</sub> = 25°C, V <sub>IN</sub> = 12 V, V <sub>EN</sub> = 0 V, V <sub>SW</sub> = 12 V | -1.5 | - | 1.5 | μA | | Gate Drive Non-Overlap Time [3] | t <sub>NO</sub> | | - | 10 | 25 | ns | | Switch Node Rising Slew Rate | SR <sub>HS</sub> | 12 V < V <sub>IN</sub> < 16 V <sup>[3]</sup> | - | 5 | - | V/ns | | MOSFET CURRENT PROTECTION | THRESHOLDS | 5 | | | | | | High Cide Current Limit | I <sub>LIMHS1</sub> | $t_{ON} = t_{ON(MIN)}$ , ARG81800 | 1.7 | 2.0 | 2.3 | Α | | High-Side Current Limit | I <sub>LIMHS2</sub> | $t_{ON} = t_{ON(MIN)}$ , ARG81800-1 | 0.85 | 1.0 | 1.15 | А | | Low-Side Current Limit | I <sub>LIMLSx</sub> | | - | 50 | - | % of I <sub>LIMHSx</sub> | | SYNCHRONIZATION INPUT (SYNC | IN PIN) | | | | | | | Synchronization Frequency Range | f <sub>SW(SYNC)</sub> | | 0.25 | - | 2.5 | MHz | | SYNC <sub>IN</sub> Duty Cycle | DC <sub>SYNC</sub> | | 20 | 50 | 70 | % | | SYNC <sub>IN</sub> Pulse Width | t <sub>PWSYNC</sub> | | 80 | _ | - | ns | | SYNC <sub>IN</sub> Voltage Thresholds | V <sub>SYNC(HI)</sub> | V <sub>SYNC(IN)</sub> rising | - | 1.35 | 1.5 | V | | STIVE <sub>IN</sub> voltage Thresholds | V <sub>SYNC(LO)</sub> | V <sub>SYNC(IN)</sub> falling | 0.8 | 1.2 | - | V | | SYNC <sub>IN</sub> Hysteresis | V <sub>SYNC(HYS)</sub> | V <sub>SYNC(HI)</sub> - V <sub>SYNC(LO</sub> ) | - | 150 | - | mV | | SYNC <sub>IN</sub> Pin Current | I <sub>SYNC</sub> | V <sub>SYNC(IN)</sub> = 5 V | - | ±1 | - | μA | | CLOCK OUTPUT (CLK <sub>OUT</sub> PIN) | | | | | | | | SYNC <sub>IN</sub> to CLK <sub>OUT</sub> Delay | Φ <sub>SYNC(CLK)</sub> | $R_{FSET}$ = 14.3 kΩ, $V_{SYNC(HI)}$ = 3.3 V, Dither disabled | - | 1/(2×f <sub>SW</sub> )<br>± 70 | - | ns | | SW <sub>MASTER</sub> to SW <sub>FOLLOWER</sub> Delay [3] | Φ <sub>SWM(SWF)</sub> | $R_{FSET}$ = 14.3 k $\Omega$ , $V_{SYNC(HI)}$ = 3.3 V | - | 1/(2×f <sub>SW</sub> )<br>± 30 | - | ns | | CLK Outrut Valtages | V <sub>CLK(OUT)H</sub> | V <sub>VREG</sub> = 4.8 V | 2.2 | - | - | V | | CLK <sub>OUT</sub> Output Voltages | V <sub>CLK(OUT)L</sub> | V <sub>VREG</sub> = 4.8 V | - | - | 0.6 | V | # 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD ### ELECTRICAL CHARACTERISTICS (continued): Valid at 3.5 V $\leq$ V<sub>IN</sub> $\leq$ 36 V, $-40^{\circ}$ C $\leq$ T<sub>J</sub> $\leq$ 150°C, unless otherwise specified | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------------------------------------|-------------------------|-------------------------------------------------|------|---------------------|------|------------------------| | ERROR AMPLIFIER | * | | | • | • | | | Feedback Input Bias Current [2] | I <sub>FB</sub> | V <sub>FB</sub> = 800 mV | -40 | _ | -15 | nA | | Open-Loop Voltage Gain | A <sub>VOL</sub> | | _ | 65 | - | dB | | Transconductance | auna. | V <sub>FB</sub> > 400 mV | 550 | 750 | 950 | μA/V | | Transconductance | gm | 0 V < V <sub>FB</sub> < 400 mV | 275 | 375 | 550 | μA/V | | Output Current | I <sub>EA</sub> | | _ | ±75 | - | μA | | COMP Pull-Down Resistance | R <sub>COMP</sub> | FAULT = 1 or HICCUP = 1 | _ | 1 | _ | kΩ | | SOFT START | | | | | | | | Startup (Source) Current | I <sub>SS</sub> | HICCUP = FAULT = 0 | -30 | -20 | -10 | μA | | Hiccup/Dropout (Sink) Current | I <sub>HIC</sub> | HICCUP = 1 or Dropout Mode | 1 | 2.2 | 5 | μA | | Soft Start Delay Time [3] | t <sub>dSS</sub> | C <sub>SS</sub> = 22 nF | _ | 440 | - | μs | | Soft Start Ramp Time [3] | t <sub>SS</sub> | C <sub>SS</sub> = 22 nF | _ | 880 | - | μs | | FAULT/HICCUP Reset Voltage | V <sub>SSRST</sub> | V <sub>SS</sub> falling due to HICCUP or FAULT | _ | 200 | 275 | mV | | Hiccup OCP (and LP) Counter Enable<br>Threshold | V <sub>HIC/LP(EN)</sub> | V <sub>SS</sub> rising | _ | 2.3 | _ | V | | | | 0 V < V <sub>FB</sub> < 200 mV | _ | f <sub>SW</sub> / 4 | _ | _ | | Soft Start Frequency Foldback | f <sub>SW(SS)</sub> | 200 mV < V <sub>FB</sub> < 400 mV | _ | f <sub>SW</sub> / 2 | - | _ | | | | 400 mV < V <sub>FB</sub> | _ | f <sub>SW</sub> | - | _ | | Maximum Voltage | V <sub>SS(MAX)</sub> | V <sub>EN</sub> = 0 V or FAULT without HICCUP | _ | V <sub>VREG</sub> | - | - | | Pull-Down Resistance | R <sub>SS(FLT)</sub> | | | 2 | | kΩ | | HICCUP MODE COUNTS | | | | | | | | High-Side Overcurrent Count | HIC <sub>OC</sub> | After V <sub>SS</sub> > V <sub>HIC/LP(EN)</sub> | _ | 120 | _ | f <sub>SW</sub> counts | | SW Short-to-Ground Count | HIC <sub>SW(GND)</sub> | | _ | 2 | _ | f <sub>SW</sub> counts | | BOOT Short Circuit Count | HIC <sub>BOOT(SC)</sub> | | _ | 120 | _ | f <sub>SW</sub> counts | | BOOT Open Circuit Count [3] | HIC <sub>BOOT(OC)</sub> | | _ | 7 | - | f <sub>SW</sub> counts | # 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD ### ELECTRICAL CHARACTERISTICS (continued): Valid at 3.5 V $\leq$ V<sub>IN</sub> $\leq$ 36 V, $-40^{\circ}$ C $\leq$ T<sub>J</sub> $\leq$ 150°C, unless otherwise specified | Characteristics Symb | | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------------|-------------------------|----------------------------------------------------------------------------------------|------|------|------|------------------------| | OUTPUT VOLTAGE PROTECTION | THRESHOLDS | (VFB, OV, UV) | | | | | | VFB OV PWM Threshold | V <sub>FB(OV)</sub> | V <sub>FB</sub> rising | 850 | 880 | 900 | mV | | VFB OV PWM Hysteresis | V <sub>FB(OV,HYS)</sub> | V <sub>FB</sub> falling, relative to V <sub>FB(OV)</sub> | _ | -15 | _ | mV | | VFB UV PWM Threshold | V <sub>FB(UV)</sub> | V <sub>FB</sub> falling | 716 | 740 | 764 | mV | | VFB UV PWM Hysteresis | V <sub>FB(UV,HYS)</sub> | V <sub>FB</sub> rising, relative to V <sub>FB(UV)</sub> | _ | +15 | _ | mV | | VFB UV LP Mode Threshold [3] | V <sub>FB(UV,LP)</sub> | V <sub>FB</sub> falling | 665 | 700 | 735 | mV | | POWER GOOD OUTPUT (PGOOD | | | , | | | | | PGOOD Startup (SU) Delay | t <sub>dPG(SU)</sub> | Increasing V <sub>FB</sub> due to startup | _ | 30 | _ | μs | | PGOOD Undervoltage (UV) Delay | t <sub>dPG(UV)</sub> | Decreasing VFB | _ | 30 | - | μs | | PGOOD Overvoltage (OV) Delay | t <sub>dPG(OV)</sub> | After an overvoltage event | - | 240 | _ | f <sub>SW</sub> cycles | | PGOOD Low Voltage | V <sub>PG(L)</sub> | I <sub>PGOOD</sub> = 5 mA | _ | 200 | 400 | mV | | PGOOD Leakage [1] | I <sub>PG(LKG)</sub> | V <sub>PGOOD</sub> = 5.5 V | _ | - | 2 | μA | | PWM/AUTO INPUT | | | , | | | | | PWM/AUTO High Threshold | V <sub>HI(PWM)</sub> | V <sub>PWM/AUTO</sub> rising | 1.8 | 2.0 | 2.5 | V | | PWM/AUTO Float Voltage | V <sub>FLOAT(PWM)</sub> | V <sub>PWM/AUTO</sub> floating | 1.1 | 1.4 | 1.7 | V | | PWM/AUTO Low Threshold | V <sub>LO(PWM)</sub> | V <sub>PWM/AUTO</sub> falling | 0.6 | 0.8 | 1.0 | V | | PWM to LP Transition Delay [3] | t <sub>dPWM(LP)</sub> | V <sub>PWM/AUTO</sub> = 0 V, V <sub>SS</sub> > V <sub>HIC/LP(EN)</sub> ,<br>PGOOD high | _ | 7.5 | _ | ms | | ENABLE INPUT (EN PIN) | · | | , | | | | | Enable High Threshold | V <sub>ENHI</sub> | V <sub>EN</sub> rising | _ | 1.6 | 2.0 | V | | Enable Low Threshold | V <sub>ENLO</sub> | V <sub>EN</sub> falling | 0.8 | 1.4 | - | V | | Enable Input Hysteresis | V <sub>ENHYS</sub> | V <sub>ENHI</sub> – V <sub>ENLO</sub> | - | 200 | - | mV | | Disable Delay | t <sub>DISDLY</sub> | V <sub>EN</sub> transitions low to when SW stops switching | - | 120 | - | f <sub>SW</sub> cycles | | Enable Pin Input Current | I <sub>EN</sub> | V <sub>EN</sub> = V <sub>PWM/AUTO</sub> = 5 V | - | 12 | _ | μA | ### 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC<sub>IN</sub>, CLK<sub>OUT</sub>, and PGOOD ### ELECTRICAL CHARACTERISTICS (continued): Valid at 3.5 V $\leq$ V<sub>IN</sub> $\leq$ 36 V, $-40^{\circ}$ C $\leq$ T<sub>J</sub> $\leq$ 150°C, unless otherwise specified | Characteristics | Symbol | Test Conditions | | Тур. | Max. | Unit | | | | |------------------------------|--------------------|--------------------------------------------------------------------------|------|-----------------|------|------|--|--|--| | BOOT REGULATOR (BOOT PIN) | | | | | | | | | | | BOOT Charging Frequency | f <sub>BOOT</sub> | | - | f <sub>SW</sub> | - | - | | | | | BOOT Voltage | V <sub>BOOT</sub> | $V_{IN}$ = 12 V, $V_{BOOT} - V_{SW}$ | - | 4.8 | 5.3 | V | | | | | INTERNAL REGULATOR (VREG PIN | 1) | | | | | | | | | | BIAS Disconnected | V <sub>VREG1</sub> | <sub>G1</sub> 6 V < V <sub>VIN</sub> < 36 V, V <sub>BIAS</sub> = 0 V | | 4.8 | 5.1 | V | | | | | BIAS Connected | V | VBIAS = 3.3V | 2.85 | 3.2 | 3.29 | V | | | | | BIAS Connected | $V_{VREG2}$ | 6 V < V <sub>BIAS</sub> < 20 V | 4.5 | 4.8 | 5.1 | V | | | | | BIAS Input Voltage Range | V <sub>BIAS</sub> | | 3.3 | - | 36 | V | | | | | THERMAL SHUTDOWN PROTECTION | ON (TSD) | | | | | | | | | | | | $\rm T_{J}$ rising, PWM stops immediately and COMP and SS are pulled low | 155 | 170 | _ | °C | | | | | TSD Hysteresis [3] | T <sub>SDHYS</sub> | T <sub>J</sub> falling, relative to T <sub>TSD</sub> | - | 20 | - | °C | | | | <sup>[1]</sup> Negative current is defined as coming out of the node or pin, positive current is defined as going into the node or pin. <sup>[2]</sup> Thermally limited depending on input voltage, duty cycle, regulator load currents, PCB layout, and airflow. <sup>[3]</sup> Ensured by design and characterization, not production tested. <sup>[4]</sup> Using recommended external components specified in Table 3. [5] At V<sub>IN</sub> = 36 V, I<sub>OUT</sub> = 0 A, and T<sub>J</sub> = 150°C, V<sub>OUT</sub> rises to overvoltage threshold due to leakage. ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD ### TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN} = V_{EN} = 12$ V, $C_{BOOT} = 0.1$ $\mu$ F, $C_{SS} = 22$ nF, unless otherwise noted $-40^{\circ}\text{C} \le T_{J} \le 150^{\circ}\text{C}$ . Typical Values are at $T_{A} = 25^{\circ}\text{C}$ . ARG81800, $V_{OUT} = 3.3$ V, $f_{SW} = 2.15$ MHz. See Table 3 for External Component Values. ARG81800-1, $V_{OUT} = 5.0$ V, $f_{SW} = 0.4$ MHz. See Table 3 for External Component Values. UVLO Start and Stop Thresholds vs. Temperature No-Load Input Current (PWM Mode) vs. Input Voltage No-Load Input Current (PWM Mode) vs. Temperature Input Current vs. Input Voltage Input Shutdown Current vs. Temperature EN High and Low Thresholds vs. Temperature Bias Pin Current vs. Output Voltage Feedback Voltage vs. Temperature On Resistance (High-Side and Low-Side) vs. Temperature $V_{IN} = V_{EN} = 12$ V, $C_{BOOT} = 0.1$ $\mu$ F, $C_{SS} = 22$ nF, unless otherwise noted $-40^{\circ}\text{C} \le T_{J} \le 150^{\circ}\text{C}$ . Typical Values are at $T_{A} = 25^{\circ}\text{C}$ . ARG81800, $V_{OUT} = 3.3$ V, $f_{SW} = 2.15$ MHz. See Table 3 for External Component Values. ARG81800-1, $V_{OUT} = 5.0$ V, $f_{SW} = 0.4$ MHz. See Table 3 for External Component Values. Minimum On and Off Time vs. Temperature High-Side Current Limit vs. Temperature – ARG81800 High-Side Current Limit vs. Temperature – ARG81800-1 Feedback Input Bias Current vs. Temperature PGOOD Delay (UV and SU) vs. Temperature PGOOD Leakage Current vs. Temperature PGOOD Low Voltage vs. Temperature Feedback OV and UV Threshold vs. Temperature Switching Frequency vs. Temperature $V_{IN} = V_{EN} = 12 \text{ V}, C_{BOOT} = 0.1 \text{ } \mu\text{F}, C_{SS} = 22 \text{ nF}, \text{ unless otherwise noted } -40^{\circ}\text{C} \leq T_{J} \leq 150^{\circ}\text{C}. \text{ Typical Values are at } T_{A} = 25^{\circ}\text{C}.$ ARG81800, $V_{OUT} = 3.3 \text{ V}, f_{SW} = 2.15 \text{ MHz}.$ See Table 3 for External Component Values. ARG81800-1, $V_{OUT} = 5.0 \text{V}, f_{SW} = 0.4 \text{ MHz}.$ See Table 3 for External Component Values. Efficency vs. Load Current $V_{OUT} = 3.3 \text{ V}, f_{SW} = 2.15 \text{ MHz}$ $\label{eq:Vouter} \mbox{Load Regulation} \\ \mbox{V}_{\mbox{OUT}} = 3.3 \mbox{ V, } \mbox{f}_{\mbox{SW}} = 2.15 \mbox{ MHz, LP Mode}$ $\label{eq:Vout} \mbox{Line Regulation} $$V_{OUT} = 3.3 \ V, \, f_{SW} = 2.15 \ \mbox{MHz}, \, \mbox{LP Mode} $$$ Efficency vs. Load Current V<sub>OUT</sub> = 5.0 V, f<sub>SW</sub> = 400 kHz $\label{eq:vour} \begin{tabular}{ll} Load Regulation \\ V_{OUT} = 5.0 \ V, f_{SW} = 400 \ kHz, PWM \ Mode \\ \end{tabular}$ $\label{eq:Vouter} \mbox{Line Regulation} \\ \mbox{V}_{\mbox{OUT}} = 5.0 \mbox{ V, } \mbox{f}_{\mbox{SW}} = 400 \mbox{ kHz, PWM Mode} \\$ $V_{IN} = V_{EN} = 12$ V, $C_{BOOT} = 0.1$ $\mu$ F, $C_{SS} = 22$ nF, unless otherwise noted $-40^{\circ}\text{C} \le T_{J} \le 150^{\circ}\text{C}$ . Typical Values are at $T_{A} = 25^{\circ}\text{C}$ . ARG81800, $V_{OUT} = 3.3$ V, $f_{SW} = 2.15$ MHz. See Table 3 for External Component Values. ARG81800-1, $V_{OUT} = 5.0$ V, $f_{SW} = 0.4$ MHz. See Table 3 for External Component Values. $V_{IN} = V_{EN} = 12$ V, $C_{BOOT} = 0.1$ $\mu$ F, $C_{SS} = 22$ nF, unless otherwise noted $-40^{\circ}\text{C} \le T_{J} \le 150^{\circ}\text{C}$ . Typical Values are at $T_{A} = 25^{\circ}\text{C}$ . ARG81800, $V_{OUT} = 3.3$ V, $f_{SW} = 2.15$ MHz. See Table 3 for External Component Values. ARG81800-1, $V_{OUT} = 5.0$ V, $f_{SW} = 0.4$ MHz. See Table 3 for External Component Values. Load Transient Performance V<sub>OUT</sub> = 5.0 V, LP Mode External Clock Synchronization $V_{OUT} = 3.3 \text{ V}, f_{SW} = 2.15 \text{ MHz}, f_{EXT} = 1 \text{ MHz}$ Output Short Protection $V_{OUT} = 3.3 \text{ V}$ , PWM Mode Interleaved Clock Generation $V_{\text{OUT}}$ = 5.0 V, $f_{\text{SW}}$ = 500 kHz, PWM Mode ISO 16750-2: Load Dump Pulse V<sub>OUT</sub> = 3.3 V, I<sub>OUT</sub> = 1.0A, PWM Mode $V_{\text{IN}}$ Slow Ramp Up and Ramp Down $V_{\text{OUT}}$ = 3.3 V, $I_{\text{OUT}}$ = 1.0 A, PWM Mode ISO 16750-2: Level 1 Starting Profile $V_{\text{OUT}}$ = 3.3 V, $I_{\text{OUT}}$ = 1.0 A, PWM Mode ISO 16750-2: Reset Voltage Profile $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 1.0 A, PWM Mode ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD ### **FUNCTIONAL DESCRIPTION** ### Overview The ARG81800 is a wide input voltage (3.5 to 36 V) synchronous PWM buck regulator that integrates low $R_{\rm DS(on)}$ high-side and low-side N-channel MOSFETs. The ARG81800 employs peak current mode control to provide superior line and load regulation, cycle-by-cycle current limit, fast transient response, and simple compensation. The features of the ARG81800 include ultralow $I_Q$ LP mode, extremely low minimum on-time, maximized duty cycle for low dropout operation, soft recovery from dropout condition, and pre-bias startup capability. Protection features of the ARG81800 include VIN undervoltage lockout, cycle-by-cycle overcurrent protection, BOOT overvoltage and undervoltage protection, hiccup mode short circuit protection, overvoltage protection, and thermal shutdown. In addition, the ARG81800 provides open circuit, adjacent pin short circuit, and pin-to-ground short circuit protection. ### Reference Voltage The ARG81800 incorporates an internal precision reference that allows output voltages as low as 0.8 V. The accuracy of the internal reference is $\pm 1.5\%$ across $-40^{\circ}$ C to 150°C. The output voltage of the regulator is programmed with a resistor divider between VOUT and the FB pin of the ARG81800. ### Internal VREG Regulator VREG is used as the power supply for internal control circuitry and a low-side MOSFET driver. The ARG81800 consists of two internal low dropout regulators, VIN LDO and Bias LDO, to generate VREG voltage. VIN LDO is powered from input voltage to generate 4.8 V for VREG supply. Bias LDO uses the BIAS pin as a supply to generate VREG voltage. When voltage at the BIAS pin exceeds 3.0 V, VIN LDO is deactivated and Bias LDO generates the VREG voltage. Bias LDO can be made more efficient than VIN LDO by providing an external voltage at the BIAS pin that is less than the input voltage. If the output voltage of the ARG81800 is programmed to be greater than 3.1 V, it is recommended to supply the output voltage to the BIAS pin to improve the efficiency of the regulator. ### Oscillator/Switching Frequency The PWM switching frequency of the ARG81800 is adjustable from 250 kHz to 2.4 MHz by programming the internal clock fre- quency of the oscillator by connecting an FSET resistor from the FSET pin to GND. The internal clock has an accuracy of about $\pm 10\%$ over the operating temperature range. Usually, an FSET resistor with $\pm 1\%$ tolerance is recommended. A graph of switching frequency versus FSET resistor value is shown in the Design and Component Selection section. The ARG81800 will suspend operation if the FSET pin is shorted to GND or left open. ## Synchronization (SYNC<sub>IN</sub>) and Clock Output (CLK<sub>OUT</sub>) The Phase-Locked Loop (PLL) in the ARG81800 allows its internal oscillator to be synchronized to an external clock applied on the SYNC $_{\rm IN}$ pin. If the SYNC $_{\rm IN}$ pin is driven by an external clock, the ARG81800 will be forced to operate in PWM mode, with synchronized switching frequency, overriding the mode selection on the PWM/AUTO pin. The external clock must also satisfy the pulse width, duty cycle, and rise/fall time requirements shown in the Electrical Characteristics table. If the SYNC $_{\rm IN}$ pin is continuously pulled high, the ARG81800 outputs a 180-degree phase-shifted internal oscillator clock on the CLK $_{\rm OUT}$ pin, so "downstream" ARG81800 devices can be easily interleaved via their synchronization inputs. Figure 1 shows the usage of multiple ARG81800 devices in master-follower configuration. If the SYNC $_{\rm IN}$ pin is continuously pulled low, the device disables the CLK $_{\rm OUT}$ pin. ### Frequency Dither In addition to EMI-aware PCB layout, extensive filtering, controlled switch node transitions, and shielding, switching frequency dithering is an effective way to mitigate EMI concerns in switching power supplies. Frequency dither helps to minimize peak emissions by spreading the emissions across a wide range of frequencies. The ARG81800 provides frequency dither by spreading the switching frequency $\pm 5\%$ using a triangular modulated wave of 0.5% switching frequency. The ARG81800 is capable of adding dither to the external clock applied on the SYNC $_{\rm IN}$ pin. This unique feature allows the minimizing of electromagnetic emissions even when the device is using external clock. Frequency dither scheme can be disabled by connecting the CLK $_{\rm OUT}$ pin to VREG pin. In master-follower configuration, the CLK $_{\rm OUT}$ pin of the follower device should be connected to VREG to avoid double-dithering. ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN},$ CLK $_{\rm OUT},$ and PGOOD Figure 1: Master-Follower Configuration Table 1: PWM Frequency, CLKOUT, and Dithering Settings | | g | | | | | | | | | | | | | |-------------------------|--------------------|-------------------|---------------------------|-------------------------|--------------------------------------------|---------------------------|--------------------------------|--|--|--|--|--|--| | | | PWM | I Frequency and Dith | nering | CLK <sub>OUT</sub> Frequency and Dithering | | | | | | | | | | Device | SYNC <sub>IN</sub> | SW<br>Frequency | Magnitude of<br>Dithering | Frequency | | Magnitude of<br>Dithering | Dither Modulation<br>Frequency | | | | | | | | | Low | f <sub>SW</sub> | 10.0E v f | 0.005 v.f | Disabled/Off | None | None | | | | | | | | ARG81800/<br>ARG81800-1 | High | f <sub>SW</sub> | ±0.05 × f <sub>SW</sub> | 0.005 × f <sub>SW</sub> | f <sub>SW</sub> + 180° | ±0.05 × f <sub>SW</sub> | 0.005 × f <sub>SW</sub> | | | | | | | | | f <sub>SYNC</sub> | f <sub>SYNC</sub> | ±0.05 × f <sub>SW</sub> | 0.005 × f <sub>SW</sub> | f <sub>SYNC</sub> + 180° | ±0.05 × f <sub>SYNC</sub> | 0.005 × f <sub>SYNC</sub> | | | | | | | ### **Transconductance Error Amplifier** The transconductance error amplifier's primary function is to control the regulator's output voltage. The error amplifier is a three-terminal input device with two positive inputs and one negative input, as shown in Figure 2. The negative input is simply connected to the FB pin and is used to sense the feedback voltage for regulation. The error amplifier performs an "analog OR" selection between its positive inputs and operates according to the positive input with the lowest potential. The two positive inputs are used for soft-start and steady-state regulation. The error amplifier regulates to the soft-start pin voltage minus 400 mV during startup and to the internal reference (VREF) during normal operation. Figure 2: ARG81800 Error Amplifier ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD ### **Compensation Components** To stabilize the regulator, a series RC compensation network ( $R_Z$ and $C_Z$ ) must be connected from the output of the error amplifier (COMP pin) to GND as shown in the applications schematic. In most instances, an additional low-value capacitor ( $C_P$ ) should be connected in parallel with the $R_Z$ - $C_Z$ compensation network to reduce the loop gain at very high frequencies. However, if the $C_P$ capacitor is too large, the phase margin of the converter may be reduced. Calculation of $R_Z$ , $C_Z$ , and $C_P$ is covered in the Component Selection section of this datasheet. If a fault occurs or the regulator is disabled, the COMP pin is pulled to GND via the approximately 1 k $\Omega$ internal resistor and PWM switching is inhibited. #### **Power MOSFETs** The ARG81800 includes a 500 m $\Omega$ , high-side N-channel MOSFET and a 210 m $\Omega$ , low-side N-channel MOSFET to provide synchronous rectification. When the ARG81800 is disabled via the EN input being low or a fault condition, its output stage is tristated by turning off both the upper and lower MOSFETs. ### **BOOT Regulator** The ARG81800 includes a BOOT regulator to supply the power for a high-side MOSFET gate driver. The voltage across the BOOT capacitor is typically 4.8 V. If the BOOT capacitor is missing, the device will detect a BOOT overvoltage. Similarly, if the BOOT capacitor is shorted, the ARG81800 will detect a BOOT undervoltage. Also, the BOOT regulator has a current limit to protect itself during a short-circuit condition. #### Soft Start (Startup) and Inrush Current Control The soft start function controls the inrush current at startup. The soft start pin (SS) is connected to GND via a capacitor. When the ARG81800 is enabled and all faults are cleared, the SS pin sources the charging current $I_{\rm SS}$ and the voltage on the soft start capacitor $C_{\rm SS}$ starts ramping upward from 0 V. When the voltage at the soft start pin exceeds the soft start offset voltage (SS Offset), typically 400 mV, the error amplifier will ramp up its output voltage above the PWM Ramp Offset. At this instant, the top and bottom MOS-FETs will begin switching. There is a small delay $(t_{\rm dSS})$ from the moment EN pin transitioning high to the moment soft start voltage reaching 400 mV to initiate PWM switching. Immediately after the start of PWM switching, the error amplifier will regulate the voltage at the FB pin to the soft start pin voltage minus approximately 400 mV. During the active portion of soft start, the voltage at the SS pin will rise from 400 mV to 1.2 V (a difference of 800 mV), the voltage at the FB pin will rise from 0 V to 800 mV, and the regulator output voltage will rise from 0 V to the set voltage determined by the feedback resistor divider. During startup, PWM switching frequency is reduced to 25% of $f_{SW}$ while FB is below 200 mV. If FB voltage is above 200 mV but below 400 mV, the switching frequency is 50% of $f_{SW}$ . At the same time, the transconductance of the error amplifier, gm, is reduced to half of nominal value when FB is below 400 mV. When FB is above 400 mV, the switching frequency will be $f_{SW}$ and the error amplifier gain will be the nominal value. The reduced switching frequency and error amplifier gain are necessary to help improve output regulation and stability when $V_{OUT}$ is very low. During low $V_{OUT}$ , the PWM control loop requires ontime near the minimum controllable on-time and very low duty cycles that are not possible at the nominal switching frequency. When the voltage at the soft start pin reaches approximately 1.2 V, the error amplifier will switch over and begin regulating the voltage at the FB pin to the fixed internal bandgap reference voltage of 800 mV. The voltage at the soft start pin will continue to rise to the internal LDO regulator output voltage. If the ARG81800 is disabled or a fault occurs, the internal fault latch is set and the capacitor at the SS pin is discharged to ground very quickly through a 2 k $\Omega$ pull-down resistor. The device will clear the internal fault latch when the voltage at the SS pin decays to approximately 200 mV. However, if the device enters hiccup mode, the capacitor at the SS pin is slowly discharged through a current sink, $I_{\rm HIC}$ . Therefore, the soft start capacitor $C_{\rm SS}$ not only controls the startup time but also the time between soft start attempts in hiccup mode. ### Slope Compensation The ARG81800 incorporates internal slope compensation that ensures stable operation at PWM duty cycles above 50% for a wide range of input/output voltages, switching frequencies, and inductor values. As shown in the functional block diagram, the slope compensation signal is added to the sum of the current sense and PWM Ramp Offset. The relationship between slope compensation and adjustable switching frequency is given by Equation 1: $$S_E = 12.84 / (37.037 / f_{SW} - 3)$$ where $f_{SW}$ is switching frequency in MHz and $S_E$ is slope compensation in A/ $\mu$ s. Internal slope compensation in ARG81800-1 is half of that (Equation 1) in ARG81800. ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD ### **Pre-Biased Startup** If the output of the buck regulator is pre-biased at a certain output voltage level, the ARG81800 will modify the normal startup routine to prevent discharging the output capacitors. As described in the Soft Start (Startup) and Inrush Current Control section, the error amplifier usually becomes active when the voltage at the soft start pin exceeds 400 mV. If the output is pre-biased, the voltage at the FB pin will be non-zero. The device will not start switching until the voltage at SS pin rises to approximately $V_{FB} \pm 400$ mV. From then on, the error amplifier becomes active, the voltage at the COMP pin rises, PWM switching starts, and $V_{OUT}$ will ramp upward from the pre-bias level. ### **Dropout** The ARG81800 is designed to operate at extremely wide duty cycles to minimize any reduction in output voltage during dropout conditions (difference between input and output voltage drops to a minimum value) such as cold crank. During dropout, if the minimum off-time (85 ns typical) is reached for more than 5 consecutive switching cycles, the programmed switching frequency $f_{SW}$ is reduced by a factor of 4 and the off-time is extended to 115 ns (typical). While operating with reduced frequency, if the device further reaches minimum off-time (115 ns typical) for more than 35 consecutive switching cycles, it continues to operate with reduced frequency. Otherwise, the device toggles back to the programmed switching frequency $f_{SW}$ . In addition, during dropout operation, the soft start capacitor $C_{SS}$ will discharge so that if the input voltage increases, the output voltage recovers with a slew rate set by the soft start ramp. #### **PGOOD Output** The ARG81800 provides a Power Good (PGOOD) status signal to indicate if the output voltage is within the regulation limits. Since the PGOOD output is an open-drain output, an external pull-up resistor must be used as shown in the applications schematic. PGOOD transitions high when the output voltage, sensed at the FB pin, is within regulation. During start-up, PGOOD signal exhibits an additional delay of $t_{dPG(SU)}$ after FB pin voltage reaches the regulation voltage. This delay helps to filter out any glitches on the FB pin voltage. The PGOOD output is pulled low if either an undervoltage or overvoltage condition occurs or the ARG81800 junction temperature exceeds thermal shutdown threshold ( $T_{SD}$ ). The PGOOD overvoltage and undervoltage comparators incorporate a small amount of hysteresis ( $V_{FB(OV,HYS)}$ , $V_{FB(UV,HYS)}$ ) to prevent chattering and deglitch filtering ( $t_{dPG(UV)}$ , $t_{dPG(OV)}$ ) to eliminate false triggering. For other faults, PGOOD depends on the output voltage. It is important that the correct status of PGOOD is reported during either the input supply ramp up or ramp down. During a supply ramp up, the PGOOD is designed to operate in the correct state from a very low input voltage. Also, during supply ramp down, the PGOOD is designed to operate in the correct state down to a very low input voltage. ### **Current Sense Amplifier** The ARG81800 incorporates a high-bandwidth current sense amplifier to monitor the current through the top MOSFET. This current signal is used to regulate the peak current when the top MOSFET is turned on. The current signal is also used by the protection circuitry for the cycle-by-cycle current limit and hiccup mode short circuit protection ### **Pulse-Width Modulation (PWM)** The ARG81800 employs fixed-frequency, peak current mode control to provide excellent load and line regulation, fast transient response, and simple compensation. A high-speed comparator and control logic is included in the ARG81800. The inverting input of the PWM comparator is connected to the output of the error amplifier. The non-inverting input is connected to the sum of the current sense signal, the slope compensation signal, and a DC PWM Ramp offset voltage (Ramp Offset). At the beginning of each PWM cycle, the CLK signal sets the PWM flip flop, the bottom MOSFET is turned off, the top MOSFET is turned on, and the inductor current increases. When the voltage at the non-inverting of PWM comparator rises above the error amplifier output COMP, the PWM flip flop is reset, the top MOSFET is turned off, the bottom MOSFET is turned on, and the inductor current decreases. Since the PWM flip flop is reset, the dominant error amplifier may override the CLK signal in certain situations. ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD ### Low-Power (LP) Mode The ARG81800 operates in ultralow $I_Q$ LP mode when PWM/AUTO pin is pulled to logic low. If the PWM/AUTO pin transitions from logic high to logic low while output is in regulation, the device waits for 7 clock cycles before entering the LP mode. This delay provides adequate filtering to ensure no noise transients forces the device to erroneously enter LP mode. When LP mode is selected, the ARG81800 operates in continuous conduction PWM Mode until peak inductor current decreases to $I_{PEAK(LP)}$ . When peak inductor current falls below $I_{PEAK(LP)}$ , the LP comparator monitors FB node and regulates the output voltage in hysteretic manner. The reference for the LP comparator is calibrated approximately 0.5% above the PWM regulation point. The transition point from PWM to LP mode is defined by the input voltage, output voltage, and inductor value. The exact operation of the ARG81800 in LP mode is described below. When voltage on the COMP pin falls to the voltage corresponding to the ultralow $I_Q$ peak current threshold value, an internal clamp prevents the COMP voltage from falling further. This results in a momentary rise in the FB voltage beyond LP comparator upper threshold which causes the LP comparator to trip. Once the LP comparator trips, the device enters coast period during which MOSFET switching is terminated and the associated control circuitry is also shut down. This ensures a very low quiescent current is drawn from the input. The coast period terminates once the FB voltage falls below the LP comparator lower threshold. The device will fully power-up approximately after a 2.5 µs delay and the high-side MOSFET is repeatedly turned on, operating at the PWM switching frequency until the voltage at the FB pin rises again above the LP comparator threshold. The rate of rise of output voltage is determined by the input voltage, output voltage, inductor value, output capacitance, and load. ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD #### **Protection Features** The ARG81800 was designed to satisfy the most demanding automotive and non-automotive applications. In this section, a description of each protection feature is described and Table 2 summarizes the protections and their operation. ### **UNDERVOLTAGE LOCKOUT (UVLO)** An undervoltage lockout (UVLO) comparator in the ARG81800 monitors the voltage at the VIN pin and keeps the regulator disabled if the voltage is below the start threshold ( $V_{INUV(ON)}$ , $V_{IN}$ rising) or the stop threshold ( $V_{INUV(OFF)}$ , $V_{IN}$ falling). The UVLO comparator incorporates some hysteresis ( $V_{INUV(HYS)}$ ) to help prevent on-off cycling of the regulator due to resistive or inductive drops in the $V_{IN}$ path during heavy loading or during startup. ### PULSE-BY-PULSE PEAK CURRENT PROTECTION (PCP) The ARG81800 monitors the current in the high-side MOSFET, and if the peak MOSFET current exceeds the pulse-by-pulse overcurrent limit I<sub>LIMHSx</sub>, the upper MOSFET is turned off and the bottom MOSFET is turned on until the start of the next clock pulse from the oscillator. The device includes leading edge blanking to prevent false triggering of pulse-by-pulse current protection when the upper MOSFET is turned on. Because of the addition of the slope compensation ramp to the sensed inductor current, the ARG81800 can deliver more current at minimum duty cycle and less current at maximum duty cycle. Figure 3 illustrates the relationship between the high-side MOS-FET peak current limit and duty cycle. As shown, the peak current limit at minimum and maximum duty cycle remains fixed, but the relationship versus duty cycle is skewed with frequency due to the fixed minimum off-time. Given the relationship, it is best to use the I<sub>HSPKMIND</sub> and I<sub>HSPKMAXD</sub> current limits to calculate the current limit at any given duty cycle. During synchronization, slope compensation scales in a similar fashion as with $R_{FSET}$ although with slightly less accuracy. The exact current the buck regulators can support is heavily dependent on duty cycle ( $V_{IN}$ , $V_{OUT}$ ), ambient temperature, thermal resistance of the PCB, airflow, component selection, and nearby heat sources. Figure 3: Peak Current Limit vs. Duty Cycle ### OVERCURRENT PROTECTION (OCP) AND HICCUP MODE An OCP counter and hiccup mode circuit protect the buck regulator when the output of the regulator is shorted to ground or when the load is too high. When the soft-start ramp is active ( $t < t_{ss}$ ), the OCP hiccup counter is disabled. The following two conditions must be met for the OCP counter to be enabled and begin counting: - SS pin voltage, $V_{SS} > V_{HIC/LP(EN)}$ (2.3 V), and - Comp pin voltage, V<sub>COMP</sub> clamped at its maximum voltage (OCP = 1) As long as these two conditions are met, the OCP counter remains enabled and will count pulses from the overcurrent comparator. If the COMP voltage decreases (OCP = 0), the OCP counter is cleared. Otherwise, if the OCP counter reaches HIC $_{\rm OCP}$ clock counts (120), PWM switching ceases, a hiccup latch is set, and the COMP pin is quickly pulled down by a relatively low resistance (1 k $\Omega$ ). The hiccup latch also enables a small current sink connected to the SS pin (I $_{\rm HIC}$ ). This causes the voltage at the soft start pin to slowly ramp downward. When the voltage at the soft start pin decays to a low enough level (V $_{\rm SSRST}$ , 200 mV), the hiccup latch is cleared, and the current sink is turned off. At ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC<sub>IN</sub>, CLK<sub>OUT</sub>, and PGOOD this instant, the SS pin will begin to source current ( $I_{SS}$ ) and the voltage at the SS pin will ramp upward. This marks the beginning of a new, normal soft start cycle as described earlier. When the voltage at the soft start pin exceeds the error amp voltage by approximately 400 mV, the error amplifier will force the voltage at the COMP pin to quickly slew upward and PWM switching will resume. If the short circuit/overload at the regulator output persists, another hiccup cycle will occur. Hiccups will repeat until the short circuit/overload is removed or the converter is disabled. If the short circuit/overload is removed, the device will soft start normally and the output voltage will automatically recover to the desired level. Thus, hiccup mode is a very effective protection for the short-circuit/overload condition. It avoids false trigger during short duration short-circuit/overload. On the other hand, for the extended short-circuit/overload duration, the reduced average power dissipation with hiccup mode of operation helps in lowering the temperature rise of the device and enhancing the system reliability. Note that OCP is the only fault that results in hiccup mode being ignored while $V_{SS} \le 2.3 \text{ V}$ . #### **BOOT CAPACITOR PROTECTION** The ARG81800 monitors the voltage across the BOOT capacitor to detect if the BOOT capacitor is missing or short-circuited. If the BOOT capacitor is missing, the regulator enters hiccup mode after 7 clock counts. If the BOOT capacitor is shorted, the device enters hiccup mode after 120 clock counts. Also, the boot regulator has a current limit to protect itself during a short-circuit condition. For a boot fault, hiccup mode operates virtually the same as described previously for overcurrent protection (OCP), with soft start ramping up and down for repeated hiccups. Boot faults are non-latched faults, so the device will automatically recover when the fault is removed. ### **OVERVOLTAGE PROTECTION (OVP)** The ARG8100 consists of an always-on overvoltage protection circuit that monitors output overvoltage on the BIAS pin, perhaps caused by the FB pin pulled to ground, high-side MOSFET leakage current, or line/load transients. During an overvoltage fault caused by any of the above events, the controller tries to reduce the output overvoltage by terminating the high-side MOSFET switching and pulsing the low side MOSFET with minimum off-time ( $t_{\rm OFFmin}$ ) until FB returns to regulation. The ARG81800 waits for $t_{\rm dPG(OV)}$ (120) clock counts before pulling the PGOOD low. If the overvoltage fault is not cleared even beyond $t_{dPG(OV)}$ , PGOOD is pulled low and the device continuously attempts to reduce the output overvoltage. The output overvoltage protection threshold, at any given time, varies with the voltage on the feedback node as shown in Figure 4. If the BIAS pin is connected to VOUT, the maximum settable output voltage is limited to 20 V. Figure 4: Output Overvoltage Threshold Variation with Increasing Feedback Voltage ### **SW PIN PROTECTION** Unlike most regulators, the ARG81800 protects itself when the SW pin is shorted to ground. If the SW pin is shorted to ground, there will be a very high current in the high-side MOSFET when it is turned on. The ARG81800 incorporates an internal secondary current protection to detect this unusually high current and turns off the high-side MOSFET if the high current persists for more than two consecutive switching cycles. After turning off the high-side MOSFET, the device enables the hiccup latch and attempts to restart after hiccup latch is cleared. If the short to ground is removed, the regulator will automatically recover; otherwise, the device continues hiccupping. Unlike other hiccup mode protections, the SW pin protection is not delayed until soft start is completed, i.e., $V_{\rm SS} > 2.3$ V. #### PIN-TO-GROUND AND PIN-TO-PIN SHORT PROTECTIONS The ARG81800 is designed to satisfy the most demanding automotive applications. For example, the device has been carefully designed to withstand a short circuit to ground at each pin without causing any damage to the IC. In addition, care was taken when defining the device pinouts to optimize protection against pin-to-pin adjacent short circuits. For ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC<sub>IN</sub>, CLK<sub>OUT</sub>, and PGOOD example, logic pins and high-voltage pins are separated as much as possible. Inevitably, some low-voltage pins are located adjacent to high voltage pins, but in these instances, the low voltage pins are designed to withstand increased voltages, with clamps and/or series input resistance, to prevent damage to the device. ### **THERMAL SHUTDOWN (TSD)** The ARG81800 monitors internal junction temperature and shuts down the IC by disabling the switching pulses of high- and low-side MOSFETs if the junction temperature exceeds the Thermal Shutdown Threshold $T_{TSD}.$ Also, to prepare for a restart, the internal soft-start voltage $(V_{SS})$ and the voltage at the COMP pin are pulled low until $V_{SS} < V_{SSRST}.$ TSD is a non-latched fault, so the device automatically recovers if the junction temperature decreases by approximately $20^{\circ}\mathrm{C}.$ # 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD Table 2: Summary of ARG81800 Fault Modes and Operation | | | During Fault Counting, before Hiccup Mode | | | РООТ | DOOOD | | 5 . | |------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------|---------------------------------------------------|------------------|----------------------------------------------------------------| | Fault Mode | Internal<br>Soft Start | V <sub>COMP</sub> | High-Side<br>MOFSET | Low-Side<br>MOFSET | BOOT<br>Charging | PGOOD<br>State | Latched<br>Fault | Reset<br>Condition | | V <sub>IN</sub><br>undervoltage | Pulled low via<br>2 kΩ resistor,<br>No Hiccup | Pulled low via<br>1 kΩ resistor,<br>No Hiccup | Forced<br>Turn-off | Forced<br>Turn-off | Disabled | Depends on V <sub>REG</sub> | NO | Automatic,<br>V <sub>IN</sub> above UVLO<br>start threshold | | Output<br>shorted to<br>ground | Hiccup, after<br>120 OCP<br>clock counts | Clamped to<br>I <sub>LIMHS</sub> , then<br>pulled low for<br>Hiccup | f <sub>SW</sub> / 4 due to<br>V <sub>OUT</sub> < 25%,<br>responds to<br>V <sub>COMP</sub> | Turned on if<br>BOOT voltage<br>is too low | Not affected | Depends on V <sub>OUT</sub> | NO | Automatic,<br>Short removed | | Output<br>overcurrent,<br>V <sub>OUT</sub> > 50% | Hiccup, after<br>120 OCP<br>clock counts | Clamped to I <sub>LIMHS</sub> , then pulled low for Hiccup | f <sub>SW</sub> responds to V <sub>COMP</sub> | Turned on if<br>BOOT voltage<br>is too low | Not affected | Depends on V <sub>OUT</sub> | NO | Automatic,<br>Load current<br>decreased | | High-side<br>MOSFET<br>overcurrent<br>(SW short to<br>GND) | Hiccup, after<br>2 clock count | Pulled low via<br>1 kΩ resistor<br>for hiccup | Forced<br>Turn-off | Forced<br>Turn-off | Not affected | Depends on<br>V <sub>OUT</sub> | NO | Automatic,<br>Short removed | | Boot capacitor open/missing | Hiccup, after<br>7 clock counts | Pulled low via<br>1 kΩ resistor<br>for hiccup | Forced<br>Turn-off | Turned off when fault occurs | Disabled when fault occurs | Depends on V <sub>OUT</sub> | NO | Automatic,<br>Boot capacitor<br>replaced | | Boot capacitor<br>shorted<br>(BOOTUV) | Hiccup, after<br>120 clock<br>counts | Pulled low via<br>1 kΩ resistor<br>for hiccup | Forced<br>Turn-off | Turned off only during hiccup | Disabled only during hiccup | Depends on V <sub>OUT</sub> | NO | Automatic,<br>Short removed | | Output<br>overvoltage | Not affected | Transitions<br>low via loop<br>response | Turned-off by low V <sub>COMP</sub> | Pulsed with<br>Minimum<br>off-time | Disabled when V <sub>FB</sub> is too high | Pulled low<br>when V <sub>FB</sub> is<br>too high | NO | Automatic,<br>After V <sub>FB</sub> returns<br>to normal range | | Output<br>undervoltage | Not affected | Transitions<br>high via loop<br>response | Active,<br>Responds to<br>V <sub>COMP</sub> | Turned on if<br>BOOT voltage<br>is too low | Not affected | Pulled low<br>when V <sub>FB</sub> is<br>too low | NO | Automatic,<br>After V <sub>FB</sub> returns<br>to normal range | | FSET shorted<br>to GND or<br>above 1.0 V | Pulled Low | Pulled Low | Forced<br>Turn-off | Forced<br>Turn-off | Disabled | Depends on V <sub>OUT</sub> | NO | Automatic | | FB open | Not affected | Transitions<br>low via loop<br>response | Turned-off by low V <sub>COMP</sub> | Pulsed with<br>Minimum<br>off-time | Disabled when V <sub>FB</sub> is too high | Pulled low<br>when V <sub>FB</sub> is<br>too high | NO | Automatic,<br>After V <sub>FB</sub> returns<br>to normal range | | Thermal<br>shutdown<br>(TSD) | Pulled low<br>until<br>V <sub>SS</sub> < V <sub>SSRST</sub><br>and TSD = 0 | Pulled low<br>until<br>V <sub>SS</sub> < V <sub>SSRST</sub><br>and TSD = 0 | Forced<br>Turn-off | Forced<br>Turn-off | Disabled | Pulled low | NO | Automatic,<br>Part cools down | ### **APPLICATION INFORMATION** ### **Design and Component Selection** ### PWM SWITCHING FREQUENCY (R<sub>ESET</sub>) The PWM switching frequency is set by connecting a resistor from the FSET pin to signal ground. Figure 5 shows the relationship between the typical switching frequency (y-axis) and the FSET resistor (x-axis). For a required switching frequency ( $f_{SW}$ ), the FSET resistor value can be calculated as follows: Equation 2: $$R_{FSET} = \frac{37037}{f_{SW}} - 2.96$$ where $f_{SW}$ is in kHz and $R_{FSET}$ is in k $\Omega$ . Figure 5: PWM Switching Frequency vs. R<sub>FSET</sub> While choosing the PWM switching frequency, the designer should be aware of the minimum controllable on-time, $t_{ON(MIN)}$ , of the ARG81800. If the required on-time of the system is less than the minimum controllable on-time, pulse skipping will occur and the output voltage will have increased ripple. The PWM switching frequency should be calculated using Equation 3, where $V_{OUT}$ is the output voltage, $t_{ON(MIN)}$ is the minimum controllable on-time of the device (see EC table), and $V_{IN(MAX)}$ is the maximum required operational input voltage (not the peak surge voltage). Equation 3: $$f_{SW} < \frac{V_{OUT}}{t_{ON(MIN)} \times V_{IN(MAX)}}$$ If an external clock $f_{SYNC}$ is used for synchronization, the base switching frequency should be chosen such that pulse skipping will not occur at the maximum synchronized switching frequency (i.e., $1.5 \times f_{SYNC}$ should be less than the frequency $f_{SW}$ in Equation 3). #### **OUTPUT VOLTAGE SETTING** The output voltage of the ARG81800 is determined by connecting a resistive feedback divider ( $R_{FB1}$ , $R_{FB2}$ ) from the output node ( $V_{OUT}$ ) to the FB pin as shown in Figure 6. The feedback resistors must satisfy the ratio shown in Equation 4 below to produce the desired output voltage ( $V_{OUT}$ ). Equation 4: $$\frac{R_{FB1}}{R_{FB2}} = \frac{V_{OUT}}{0.8} - 1.0$$ 1% resistors are recommended to maintain the output voltage accuracy. There are tradeoffs while choosing the value of the feedback resistors. If the series combination $(R_{FB1}+R_{FB2})$ is too low, the light load efficiency of the regulator will be reduced. So to maximize the efficiency, it is best to choose large values for feedback resistors. On the other hand, large values of feedback resistors increases the parallel combination $(R_{FB1}//R_{FB2})$ and makes the regulator more susceptible to noise coupling onto the FB pin. Figure 6: Feedback Divider with Feedforward Capacitor Large values of $R_{FB1}$ also impact the output voltage accuracy of the regulator. A small amount of leakage current $I_{FB}$ flowing into the FB pin increases the output voltage beyond the set regulation voltage. The output voltage of the regulator considering the FB pin leakage current is given by: Equation 5: $$V_{OUT} = 0.8 \times (1 + \frac{R_{FB1}}{R_{FB2}}) + I_{FB} \times R_{FB1}$$ FB pin leakage current increases the output voltage beyond the set regulation voltage by an amount of $I_{FBRFB1}$ . The larger the value of $R_{FB1}$ , the larger is the inaccuracy in the output voltage. A feedforward capacitor ( $C_{FF}$ ) can be connected in parallel with ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD $R_{FB1}$ to increase phase margin and loop crossover frequency for improving transient response of the regulator. Addition of $C_{FF}$ results in an additional zero and pole in the compensation network and boosts the loop phase at the crossover frequency. In general, $C_{FF}$ should be less than 25 pF. While large value of $C_{FF}$ increases the loop crossover frequency and reduces the phase margin, very small value of $C_{FF}$ will not have any effect. Optimal value of $C_{FF}$ can be calculated from the below equation. Equation 6: $$C_{FF} = \frac{1}{2 \times \pi \times R_{FB1} \times f_C}$$ ### **OUTPUT INDUCTOR (Lo)** The ARG81800 incorporates a peak current mode control technique for closed-loop regulation of the output voltage. It is common knowledge that, without adequate slope compensation, a peak current mode controlled regulator will become unstable when duty cycle is near or above 50%. Hence, to stabilize the regulator over the complete range of its operating duty cycle, the ARG81800 employs a fixed internal slope compensation (S<sub>E</sub>). Many factors determine the selection of output inductor, such as switching frequency, output/input voltage ratio, transient response, and ripple current. A larger value inductor will result in less ripple current, which also results in lower output ripple voltage. However, the larger value inductor will have a larger physical size, higher series resistance, and/or lower saturation current. A good rule of thumb for determining the output inductor is to allow the peak-to-peak ripple current in the inductor to be approximately 30% of the maximum output current ( $I_{OUT(MAX)}$ ). The inductance value can be calculated from the following equation: Equation 7: $$L_O = \frac{V_{OUT}}{f_{SW} \times \Delta I_{LO}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ where $\Delta I_{LO}$ is the peak-to-peak inductor ripple current, which is $0.3 \times I_{OUT(MAX)}.$ A second constraint on inductor value arises from the loop stability at duty cycles greater than 50%. Although slope compensation is primarily required to avoid subharmonic oscillations, the inductor value calculated from the formula derived by Dr. Ridley, given below in Equation 8, can critically damp the pole pair at half the switching frequency. Equation 8: $$L_O \ge \frac{V_{OUT}}{S_E} \times (1 - 0.18 \times \frac{V_{OUT}}{V_{IN(MIN)}})$$ where $L_O$ is output inductance in $\mu H$ and $S_E$ is external slope compensation provided in the Electrical Characteristics table. To avoid dropout, $V_{IN(MIN)}$ must be approximately 1 to 1.5 V above $V_{OUT}$ . Choose output inductor such that its inductance is greater than the maximum of inductance values calculated in Equation 7 and Equation 8. However, absolute maximum inductance should not exceed $1.1 \times V_{OUT} / S_{E(min)}$ . The saturation current of the inductor should be higher than the peak current capability of the ARG81800. Ideally, for output short-circuit conditions, inductor should not saturate, given the highest peak current limit ( $I_{LIMHSx}$ ) at minimum duty cycle. At the very least, the output inductor should not saturate with the peak operating current according to the following equation: Equation 9: $$I_{SAT\_Lo} > I_{LIMHSx(MAX)} - \left(\frac{S_E \times V_{OUT}}{1.15 \times f_{SW} \times V_{IN(MAX)}}\right)$$ where $t_{\text{ON(MIN)}}$ is the minimum on-time provided in the Electrical Characteristics table. The typical DC output current capability of the regulator at any given duty cycle (D) is: Equation 10: $$I_{OUT(TYP)} = I_{LIMHSx(TYP)} - \frac{S_E \times D}{f_{SW}} - \frac{V_{OUT} \times (1 - D)}{2 \times f_{SW} \times L_O}$$ After an inductor is chosen, it should be tested during output short-circuit conditions. The inductor current should be monitored using a current probe. A good design should ensure neither the inductor nor the regulator are damaged when the output is shorted to ground at maximum input voltage and the highest expected ambient temperature. ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD ### **OUTPUT CAPACITORS (Co)** The output capacitor of switching regulators filter the output voltage to provide an acceptable level of ripple on the output voltage, and they also store energy to help maintain voltage regulation during a load transient. The voltage rating of the output capacitors must support the output voltage with sufficient design margin. The output voltage ripple ( $\Delta V_{OUT}$ ) is a function of the output capacitor parameters: $C_{O}$ , $ESR_{CO}$ , and $ESL_{CO}$ : Equation 11: $$\Delta V_{OUT} = \Delta I_{LO} \times ESR_{CO} + \frac{V_{IN} - V_{OUT}}{L_O} \times ESL_{CO} + \frac{\Delta I_{LO}}{8 \times f_{SW} \times C_O}$$ The type of output capacitors determine which terms of Equation 11 are dominant. For ceramic output capacitors, $ESR_{CO}$ and $ESL_{CO}$ are virtually zero, so the output voltage ripple will be dominated by the third term of Equation 11. The value of $C_O$ can be calculated as: Equation 12: $$C_O \ge \frac{\Delta I_{LO}}{8 \times f_{SW} \times \Delta V_{OUT}}$$ Voltage ripple of a regulator using ceramic output capacitors can be reduced by increasing the total capacitance, reducing the inductor current ripple, or increasing the switching frequency. For electrolytic output capacitors, the value of capacitance will be relatively high, so the third term in Equation 11 will be very small and the output voltage ripple will be determined primarily by the first two terms: Equation 13: $$\Delta V_{OUT} = \Delta I_{LO} \times ESR_{CO} + \frac{V_{IN} - V_{OUT}}{L_O} \times ESL_{CO}$$ Voltage ripple of a regulator using electrolytic output capacitors can be reduced by: decreasing the equivalent $ESR_{CO}$ and $ESL_{CO}$ by using a high quality capacitor, adding more capacitors in parallel, or reducing the inductor current ripple. As the ESR of some electrolytic capacitors can be quite high, Allegro recommends choosing a quality capacitor for which the ESR or the total impedance is clearly documented in the capacitor datasheet. Also, ESR of electrolytic capacitors usually increases significantly at cold ambient temperatures, as much as 10 times, which increases the output voltage ripple and in most cases reduces the stability of the system. The transient response of the regulator depends on the quantity and type of output capacitors. In general, minimizing the ESR of the output capacitance will result in a better transient response. The ESR can be minimized by simply adding more capacitors in parallel or by using higher quality capacitors. At the instant of a fast load transient (high di<sub>O</sub>/dt), the change in the output voltage, using electrolytic output capacitors, is: Equation 14: $$\Delta V_{OUT} = \Delta I_{LO} \times ESR_{CO} + \frac{di_0}{dt} \times ESL_{CO}$$ When ceramic capacitors are used in the output, the output voltage deviation during load transients depends on the bulk output capacitance along with various other factors. To calculate the bulk ceramic capacitance required, the entire load transient duration can be divided into two stages: large signal and small signal. During large signal load transients, immediately after the transient event, the output voltage deviates from the nominal value due to large mismatch in the load current requirement and the inductor current. The output voltage deviation during this interval is maximum and depends on output inductor, bulk output capacitance, and closed-loop crossover frequency. For designs with higher crossover frequency, the controller typically saturates the duty cycle, i.e., either minimum or maximum. For a chosen output inductor and crossover frequency values, the output voltage deviation can be minimized by increasing the output bulk capacitance. In the case of a buck converter, operating with a low duty cycle, the step-down load transient is more severe and hence the output capacitance should be determined for this scenario. The bulk ceramic output capacitance required is given by: Equation 15: $$C_{O,bulk} = \frac{\Delta I_O^2 \times L_O}{2 \times V_{OUT} \times \Delta V_{OUT,spec}}$$ where $\Delta I_O$ is the magnitude of the change in the load current, $\Delta V_{OUT,spec}$ is the maximum allowed output voltage deviation during load transient event. Gradually, as the mismatch between the load current and the inductor current becomes small, the output voltage deviation also reduces, resembling a small signal transient event. Eventually, during small signal transient interval, the error amplifier brings the output voltage back to its nominal value. The speed with which the error amplifier brings the output voltage back into regulation depends mainly on the loop crossover frequency. A higher crossover frequency usually results in a shorter time to return to the nominal set voltage. ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD ### OUTPUT VOLTAGE RIPPLE – ULTRALOW-IQ LP MODE After choosing output inductor and output capacitor(s), it is important to calculate the output voltage ripple $(V_{PP(LP)})$ during ultralow- $I_Q$ LP mode. With ceramic output capacitors, the output voltage ripple in PWM mode is usually negligible, but this is not the case during LP mode. In LP mode, the peak inductor current during on-time of the high-side switch is limited to $I_{PEAK(LP)}$ . Also, in LP mode, the low-side switch is constantly turned off thereby forcing the regulator to operate in Discontinuous Conduction Mode (DCM) in order to reduce switching losses. A LP comparator monitors the output voltage on the FB pin and allows the regulator to switch until the FB pin voltage is greater than 0.5% of its nominal value (0.8 V). When FB voltage is greater than 0.804 V, the ARG81800 coasts by terminating the switching pulses. During coasting, the device shuts down most of its internal control circuitry to ensure very low quiescent current is drawn from the input. The number of switching pulses, in LP mode, required to coast the device depend on various factors including: input voltage, output voltage, load current, output inductor, and output capacitor. If ARG81800 starts coasting after a single switching pulse, then the output voltage ripple would be dictated by this single pulse. The peak inductor current without slope compensation ( $I_{PEAK\ IO}$ ) is given by: Equation 16: $$I_{PEAK\_LO} = \frac{I_{PEAK(LP)}}{1 + \frac{S_E \times L_O}{V_{IN} - V_{OUT}}}$$ where $I_{PEAK(LP)}$ is the peak inductor current, specified in the Electrical Characteristics table, at which device enters into LP mode. Referring to Figure 7, on-time and off-time calculations are given as: Equation 17: $$t_{ON} = \frac{I_{PEAK\_LO} \times L_O}{V_{IN} - V_{OUT} - I_{PEAK_L} \times (R_{DS(ON)HS} + L_{O(DCR)})}$$ Equation 18: $$t_{OFF} = \frac{I_{PEAK\_LO} \times L_O}{V_{OUT}}$$ Figure 7: Output Voltage Ripple in LP Mode During on-time interval, the length of time for the inductor current to rise from 0 A to $I_{OUT}$ is: Equation 19: $$t_1 = \frac{I_{OUT} \times L_O}{V_{IN} - V_{OUT} - I_{PEAK\_LO} \times (R_{DS(ON)HS} + L_{O(DCR)})}$$ During off-time interval, the length of time for the inductor current to fall from $I_{OUT}$ to 0 A is: Equation 20: $$t_2 = \frac{I_{OUT} \times L_O}{V_{OUT}}$$ Given the peak inductor current (I<sub>PEAK\_L</sub>) and the rise and fall times (t<sub>ON</sub> and t<sub>OFF</sub>) for the inductor current, the output voltage ripple for a single switching pulse can be calculated as follows: Equation 21: $$V_{PP(LP)} = \frac{I_{PEAK\_LO} - I_{OUT}}{2 \times C_{OUT}} \times (t_{ON} + t_{OFF} - t_1 - t_2)$$ ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC<sub>IN</sub>, CLK<sub>OUT</sub>, and PGOOD #### INPUT CAPACITORS Three factors should be considered when choosing the input capacitors. First, the capacitors must be chosen to support the maximum expected input surge voltage with adequate design margin. Second, the capacitor RMS current rating must be higher than the expected RMS input current to the regulator. Third, the capacitors must have enough capacitance and a low enough ESR to limit the input voltage dV/dt to much less than the hysteresis of the UVLO circuitry (250 mV nominal) at maximum loading and minimum input voltage. The input capacitors must deliver an RMS current ( $I_{RMS}$ ) given by: Equation 22: $$I_{RMS} = I_{OUT} \times \sqrt{D \times (1 - D)}$$ where the duty cycle (D) is defined as: Equation 23: $$D \approx \frac{V_{OUT}}{V_{IN}}$$ Figure 8 shows the normalized input capacitor RMS current versus duty cycle. To use this graph, simply find the operational duty cycle (D) on the x-axis and determine the input/output current multiplier on the y-axis. For example, at a 20% duty cycle, the input/output current multiplier is 0.40. Therefore, if the regulator is delivering $1.0~{\rm A}$ of steady-state load current, the input capacitor(s) must support $0.40\times1.0~{\rm A}$ or $0.4~{\rm A}$ RMS. The input capacitor(s) must limit the voltage deviations at the VIN pin to significantly less than the device UVLO hysteresis during maximum load and minimum input voltage condition. The following equation allows to calculate the minimum input capacitance required: Equation 24: $$C_{IN} \ge \frac{I_{OUT} \times D \times (1 - D)}{0.85 \times f_{SW} \times \Delta V_{IN(MIN)}}$$ where $\Delta V_{IN(MIN)}$ is chosen to be much less than the hysteresis of the VIN UVLO comparator ( $\Delta V_{IN(MIN)} \leq 150$ mV is recommended), and $f_{SW}$ is the nominal PWM frequency. The D $\times$ (1–D) term in Equation 22 has an absolute maximum value of 0.25 at 50% duty cycle. So, for example, a very conservative design based on $I_{OUT}=1.0$ A, $f_{SW}=0.5$ MHz, D $\times$ (1–D) = 0.25, and $\Delta V_{IN}$ =150 mV yields: $$C_{IN} \geq \frac{1.0 \times 0.25}{0.85 \times 0.5 \times 10^6 \times 150 \times 10^{-3}} = 1.95 \,\mu F$$ Figure 8: Normalized Input Capacitor Ripple versus Duty Cycle A good design should consider the DC bias effect on a ceramic capacitor: as the applied voltage approaches the rated value, the capacitance value decreases. This effect is very pronounced with the Y5V and Z5U temperature characteristic devices (as much as 90% reduction), so these types should be avoided. The X5R, X7R, and X8R type capacitors should be the primary choices due to their stability versus both DC bias and temperature. For all ceramic capacitors, the DC bias effect is even more pronounced on smaller sizes of device case, so a good design uses the largest affordable case size (such as 1206 or 1210). Also, it is advisable to select input capacitors with plenty of design margin in the voltage rating to accommodate the worst case transient input voltage (such as a load dump as high as 40 V for automotive applications). #### **BOOTSTRAP CAPACITOR** A bootstrap capacitor must be connected between the BOOT and SW pins to provide floating gate drive to the high-side MOSFET. Usually, 47 nF is an adequate value. This capacitor should be a high-quality ceramic capacitor, such as an X5R or X7R, with a voltage rating of at least 16 V. ### SOFT START AND HICCUP MODE TIMING (C<sub>SS</sub>) The soft start time of the ARG81800 is determined by the value of the capacitance ( $C_{SS}$ ) at the soft start pin. When the ARG81800 is enabled, the SS pin sources the charging current $I_{SS}$ and the voltage across the soft start capacitor $C_{SS}$ starts ramping upward from 0 V. However, PWM switching will begin only after the voltage across the $C_{SS}$ rises above 400 mV. ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD The soft start delay $(t_{dSS})$ can be calculated using the equation below: Equation 25: $$t_{dSS} = C_{SS} \times \left(\frac{0.4}{I_{SS}}\right)$$ If the device is starting with a very heavy load, a very fast soft start time may cause the regulator to exceed the pulse-by-pulse overcurrent threshold. This occurs because the sum of the full load current, the inductor ripple current, and the additional current required to charge the output capacitors Equation 26: $$I_{CO} = C_O \times \frac{V_{OUT}}{t_{SS}}$$ is higher than the pulse-by-pulse current threshold. This phenomenon is more pronounced when using high value electrolytic type output capacitors. To avoid prematurely triggering hiccup mode, the soft start capacitor ( $C_{SS}$ ) should be calculated according to equation below: Equation 27: $$C_{SS} \ge \frac{I_{SS} \times V_{OUT} \times C_O}{0.8 \times I_{CO}}$$ where $V_{OUT}$ is the output voltage, $C_{O}$ is the output capacitance, $I_{CO}$ is the amount of current allowed to charge the output capacitance during soft start (0.1 A < $I_{CO}$ < 0.3 A is recommended). The soft start time ( $t_{SS}$ ) can be calculated as below: Equation 28: $$t_{SS} = 0.8 \times \left(\frac{C_{SS}}{I_{SS}}\right)$$ Higher values of $I_{CO}$ result in faster soft start times. However, lower values of $I_{CO}$ ensure that hiccup mode is not falsely triggered. Allegro recommends starting the design with an $I_{CO}$ of 0.1 A and increasing it only if the soft start time is too slow. If a non-standard capacitor value for $C_{SS}$ is calculated, the next larger value should be used. When the device is in hiccup mode, the soft start capacitor is used as a timing capacitor and sets the hiccup period. The soft start pin charges the soft start capacitor with $I_{SS}$ during a startup attempt and discharges the same capacitor with $I_{HIC}$ between startup attempts. Because the ratio of $I_{SS}$ : $I_{HIC}$ is approximately 4:1, the time between hiccups will be about four times as long as the startup time. Therefore, the effective duty cycle will be very low and the junction temperature will be kept low. ### COMPENSATION COMPONENTS (Rz, Cz, AND Cp) The objective of the selection of the compensation components is to ensure adequate stability margins to avoid instability issues, to maintain a high loop gain at DC to achieve excellent output voltage regulation and to obtain a high loop bandwidth for superior transient response. To a first order, the closed-loop model of a peak current mode controlled regulator can be broken into two blocks as shown below in Figure 9. Figure 9: Closed-Loop Model of Peak Current Mode Controlled Regulator #### **POWER STAGE** The power stage includes the output filter capacitor, $C_O$ , the equivalent load, $R_L$ , and the inner current loop which consists of the PWM modulator and the output inductor, $L_O$ . The inner current loop, with a first-order approximation, can be effectively modeled as a transconductance amplifier that converts the control voltage $(V_C)$ from the error amplifier to a peak output inductor current with an equivalent gain $g_{mPower}$ . Although, the peak current through the inductor is being controlled—neglecting the inductor ripple current—it is acceptable to replace it with output current $I_{OUT}$ . From a small-signal point of view, the current mode control loop behaves like a current source and therefore the power inductor can be ignored. The output capacitor integrates the ripple current through the inductor, effectively forming a single pole with the output load. A control-to-output transfer function between the control voltage $(V_C)$ , output of the error amplifier in the feed- ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD back loop, and the regulator output voltage $(V_{OUT})$ describes the dynamics of the power stage. The DC gain of the power stage, i.e., control-to-output transfer function, is given by: Equation 29: $$G_{DC(CO)} = g_{mPOWER} \times R_L$$ where $g_{mPOWER}$ is the equivalent gain of the inner current loop (specified in the Electrical Characteristics table) and $R_L$ is the load resistance. The control-to-output transfer function has a pole $f_{P(CO)}$ , formed by the output capacitance $(C_O)$ and load resistance $(R_L)$ , located at: Equation 30: $$f_{P(CO)} = \frac{1}{2\pi \times R_L \times C_O}$$ The control-to-output transfer function has a zero $f_{Z(CO)}$ , formed by the output capacitance $(C_O)$ and its associated ESR, located at: Equation 31: $$f_{Z(CO)} = \frac{1}{2\pi \times ESR \times C_O}$$ For a design with very low-ESR type output capacitors (such as ceramic or OSCON output capacitors), the ESR zero, $f_{Z(CO)}$ , is usually at a very high frequency so it can be ignored. On the other hand, with high-ESR electrolytic output capacitors, the ESR zero falls below or near the 0 dB crossover frequency of the closed-loop; hence, it should be cancelled by the pole formed by the $C_P$ capacitor and the $R_Z$ resistor discussed and identified later as $f_{P2(EA)}$ . #### **ERROR AMPLIFIER** The error amplifier, as a part of the output voltage feedback loop, comprises a transconductance amplifier with an external Type-II compensation formed by R<sub>Z</sub>-C<sub>Z</sub>-C<sub>P</sub> network. A Type-II compensated error amplifier introduces two poles and a zero. The placement of these poles and zero should be such that the closed-loop system has sufficient stability margins and high bandwidth (loop crossover frequency) and provides optimal transient response. The DC gain of the feedback loop, including the error amplifier and the feedback resistor divider is given by: Equation 32: $$G_{DC(FB)} = A_{VOL} \times \frac{R_{FB2}}{R_{FB1} + R_{FB2}}$$ $$= A_{VOL} \times \frac{V_{FB}}{V_{OUT}}$$ where A<sub>VOL</sub> is the open-loop DC gain of the error amplifier (specified in the Electrical Characteristics table). The DC gain of the error amplifier is 65 dB (equivalent to 1778) and with a $g_m$ value of 750 $\mu$ A/V, the effective output impedance, $R_O$ , of the amplifier is: Equation 33: $$R_O = \frac{1778}{750 \times 10^{-6}} = 2.37 \, M\Omega$$ Typically, $R_O \gg R_Z$ and $C_Z \gg C_P$ , which simplifies the derivation of the transfer function of the Type-II compensated error amplifier. The transfer function has a (very) low frequency pole $f_{P1(EA)}$ dominated by the error amplifier output impedance $R_O$ and the compensation capacitor $C_Z$ : Equation 34: $$f_{P1(EA)} = \frac{1}{2\pi \times R_O \times C_Z}$$ The transfer function of the Type-II compensated error amplifier also has a zero at frequency $f_{Z(EA)}$ caused by the resistor $R_Z$ and the capacitor $C_Z$ : Equation 35: $$f_{Z(EA)} = \frac{1}{2\pi \times R_Z \times C_Z}$$ Lastly, the transfer function of the Type-II compensated error amplifier has a (very) high frequency pole $f_{P2(EA)}$ dominated by the resistor $R_Z$ resistor and the capacitor $C_P$ : Equation 36: $$f_{P2(EA)} = \frac{1}{2\pi \times R_Z \times C_P}$$ Although there are many different approaches for designing the feedback loop, a good design approach attempts to maximize the closed-loop system stability, while providing a high bandwidth and optimized transient response. A generalized tuning procedure is presented below to systematically determine the values of compensation components (R<sub>Z</sub>, C<sub>Z</sub>, and C<sub>P</sub>) in the feedback loop. ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD #### A GENERALIZED TUNING PROCEDURE - 1. Choose the system bandwidth ( $f_C$ ). This is the frequency at which the magnitude of the gain crosses 0 dB. Recommended values for $f_C$ , based on the PWM switching frequency, are in the range $f_{SW}$ / 20 < $f_C$ < $f_{SW}$ / 10. A higher value of $f_C$ generally provides a better transient response, while a lower value of $f_C$ generally makes it easier to obtain higher gain and phase margins. - 2. Calculate the R<sub>Z</sub> resistor value. This sets the system bandwidth (f<sub>C</sub>): Equation 37: $$R_Z = f_C \times \frac{V_{OUT}}{V_{FB}} \times \frac{2\pi \times C_O}{g_{mPOWER} \times g_m}$$ 3. Calculate the range of values for the C<sub>Z</sub> capacitor. Use the following: Equation 38: $$\frac{4}{2\pi \times R_Z \times f_C} < C_Z < \frac{1}{2\pi \times R_Z \times 1.5 \times f_{P(CO)}}$$ - To maximize system stability, i.e., high gain and phase margins, use a higher value of $C_Z$ . To optimize transient recovery time, although at the expense of low stability margins, use a lower value of $C_Z$ . - 4. Calculate the frequency of the ESR zero $f_{Z(CO)}$ formed by the output capacitor(s) by using Equation 31 (repeated here): $$f_{Z(CO)} = \frac{1}{2\pi \times ESR \times C_O}$$ If $f_{Z(CO)}$ is at least one decade higher than the target crossover frequency $f_C$ , then $f_{Z(CO)}$ can be ignored. This is usually the case for a design using ceramic output capacitors. Use Equation 36 to calculate the value of $C_P$ by setting $f_{P2(EA)}$ to either $5 \times f_C$ or $f_{SW}/2$ , whichever is higher. Alternatively, if $f_{Z(CO)}$ is near or below the target crossover frequency $f_C$ , then use Equation 36 to calculate the value of $C_P$ by setting $f_{P2(EA)}$ equal to $f_{Z(CO)}$ . This is usually the case for a design using high ESR electrolytic output capacitors. # 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD Figure 10: Applications Schematic Showing Component Locations Table 3: Recommended External Components (for load transient slew rate < 50 mA/µs) | | | | | | ARG | 81800 | | | | | | |------------------|-----------------|---------------------|--------|----------------|-------------------------------------------------------|--------|----------------|------------------|------------------|-----------------|----------------------| | V <sub>OUT</sub> | f <sub>SW</sub> | R <sub>FSET</sub> | Lo | c <sub>o</sub> | COMP Components<br>(BW ~75 kHz / 30 kHz, PM > 60 deg) | | | FB Components | | | C <sub>IN(MIN)</sub> | | | | | | | R <sub>Z</sub> | Cz | C <sub>P</sub> | R <sub>FB1</sub> | R <sub>FB2</sub> | C <sub>FF</sub> | | | 5.0 V | 2.15 MHz | 14.3 kΩ | 4.7 µH | 20 μF | 51.1 kΩ | 1.2 nF | 82 pF | 732 kΩ | 137 kΩ | 4.7 pF | 1.0 µF | | 3.3 V | 2.15 MHz | 14.3 kΩ | 3.3 µH | 20 μF | 40.2 kΩ | 2.2 nF | 68 pF | 301 kΩ | 95.3 kΩ | 4.7 pF | 1.0 µF | | 5.0 V | 400 kHz | 90.9 kΩ | 22 µH | 33 µF | 24.9 kΩ | 2.2 nF | 100 pF | 732 kΩ | 137 kΩ | 4.7 pF | 4.7 µF | | 3.3 V | 400 kHz | 90.9 kΩ | 15 µH | 47 μF | 29.4 kΩ | 2.2 nF | 47 pF | 301 kΩ | 95.3 kΩ | 4.7 pF | 4.7 µF | | | | | | * | ARG8 | 1800-1 | , | * | | | | | V <sub>out</sub> | f <sub>sw</sub> | v R <sub>FSET</sub> | Lo | c <sub>o</sub> | COMP Components<br>(BW ~75 kHz / 30 kHz, PM > 60 deg) | | | FB Components | | | C <sub>IN(MIN)</sub> | | | 0 | | | | R <sub>z</sub> | Cz | C <sub>P</sub> | R <sub>FB1</sub> | R <sub>FB2</sub> | C <sub>FF</sub> | ] | | 5.0 V | 2.15 MHz | 14.3 kΩ | 9.1 µH | 20 μF | 150 kΩ | 1.0 nF | 47 pF | 732 kΩ | 137 kΩ | 4.7 pF | 1.0 µF | | 3.3 V | 2.15 MHz | 14.3 kΩ | 7.5 µH | 20 μF | 60.4 kΩ | 1.0 nF | 33 pF | 301 kΩ | 95.3 kΩ | 4.7 pF | 1.0 µF | | 5.0 V | 400 kHz | 90.9 kΩ | 43 µH | 33 µF | 51.1 kΩ | 2.2 nF | 47 pF | 732 kΩ | 137 kΩ | 4.7 pF | 4.7 μF | | | | | | | | | | | | | | 2.2 nF 47 pF $301 \text{ k}\Omega$ 49.9 kΩ Note 1: Components were chosen to maintain LP ripple voltage and minimize voltage droop during LP to PWM changeover. 33 µH Note 2: C<sub>FF</sub> is chosen to offset 15 to 25 pF of stray capacitance at the FB pin. $90.9 \text{ k}\Omega$ 400 kHz 3.3 V Table 4: Recommended External Components (for load transient slew rate > 50 mA/µs) | | | | | | ARG | 81800 | | | | | | | | |------------------|-----------------|-------------------|--------|----------------|-------------------------------------------------------|--------|----------------|------------------|------------------|----------------------|------------------------|------------------|------------------| | V <sub>out</sub> | f <sub>SW</sub> | R <sub>FSET</sub> | Lo | c <sub>o</sub> | COMP Components<br>(BW ~75 kHz / 30 kHz, PM > 60 deg) | | | FB Components | | | _ C <sub>IN(MIN)</sub> | | | | | | | | | R <sub>Z</sub> | Cz | C <sub>P</sub> | R <sub>FB1</sub> | R <sub>FB2</sub> | C <sub>FF</sub> | (MIN) | | | | 5.0 V | 2.15 MHz | 14.3 kΩ | 4.7 µH | 42 µF | 10.0 kΩ | 5.6 nF | 10 pF | 732 kΩ | 137 kΩ | 4.7 pF | 1.0 µF | | | | 3.3 V | 2.15 MHz | 14.3 kΩ | 3.3 µH | 42 µF | 8.06 kΩ | 9.1 nF | 10 pF | 301 kΩ | 95.3 kΩ | 4.7 pF | 1.0 µF | | | | 5.0 V | 400 kHz | 90.9 kΩ | 22 µH | 55 μF | 5.11 kΩ | 9.1 nF | 10 pF | 732 kΩ | 137 kΩ | 4.7 pF | 4.7 µF | | | | 3.3 V | 400 kHz | 90.0 kΩ | 15 µH | 69 µF | 5.23 kΩ | 9.1 nF | 10 pF | 301 kΩ | 95.3 kΩ | 4.7 pF | 4.7 µF | | | | | | | | | ARG8 | 1800-1 | | | | | | | | | V <sub>out</sub> | f <sub>SW</sub> | R <sub>FSET</sub> | Lo | c <sub>o</sub> | COMP Components<br>(BW ~75 kHz / 30 kHz, PM > 60 deg) | | FB Components | | | C <sub>IN(MIN)</sub> | | | | | | | | | _ | | Ü | J | | R <sub>Z</sub> | Cz | C <sub>P</sub> | R <sub>FB1</sub> | R <sub>FB2</sub> | | 5.0 V | 2.15 MHz | 14.3 kΩ | 9.1 µH | 42 µF | 30.1 kΩ | 5.6 nF | 10 pF | 732 kΩ | 137 kΩ | 4.7 pF | 1.0 µF | | | | 3.3 V | 2.15 MHz | 14.3 kΩ | 7.5 µH | 42 µF | 12.1 kΩ | 5.6 nF | 10 pF | 301 kΩ | 95.3 kΩ | 4.7 pF | 1.0 µF | | | | 5.0 V | 400 kHz | 90.9 kΩ | 43 µH | 55 μF | 10.0 kΩ | 9.1 nF | 10 pF | 732 kΩ | 137 kΩ | 4.7 pF | 4.7 µF | | | | 3.3 V | 400 kHz | 90.9 kΩ | 33 µH | 69 µF | 10.0 kΩ | 9.1 nF | 10 pF | 301 kΩ | 95.3 kΩ | 4.7 pF | 4.7 µF | | | Note 1: Components were chosen to maintain LP ripple voltage and minimize voltage droop during LP to PWM changeover. Note 2: $C_{\rm FF}$ is chosen to offset 15 to 25 pF of stray capacitance at the FB pin. 95.3 kΩ 4.7 pF 4.7 µF ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD ### POWER DISSIPATION AND THERMAL CALCULATIONS The total power dissipated in the ARG81800 is the sum of the power dissipated from the $V_{IN}$ supply current $(P_{IN})$ , the power dissipated due to the switching of the high-side power MOSFET $(P_{SWH})$ , the power dissipated due to the conduction of rms current in the high-side MOSFET $(P_{CH})$ and low-side MOSFET $(P_{CL})$ , power dissipated due to the low-side MOSFET body diode conduction during the non-overlap time $(P_{NO})$ and the power dissipated by both high-side and low-side gate drivers $(P_{DRIVER})$ . The power dissipated from the $V_{IN}$ supply current (with BIAS pin open) can be calculated using Equation 39: Equation 39: $$\begin{split} P_{IN} &= V_{IN} \times I_{IN,PWM} \\ &+ (V_{IN} - V_{GS}) \times (Q_{GH} + Q_{GL}) \times f_{SW} \end{split}$$ where $V_{\rm IN}$ is the input voltage, $I_{\rm IN,PWM}$ is the input quiescent current drawn by the ARG81800 in PWM mode (see EC table), $V_{\rm GS}$ is the MOSFET gate drive voltage (typically 4.8 V), $Q_{\rm GH}$ and $Q_{\rm GL}$ are the internal high-side and low-side MOSFET gate charges (approximately 0.3 nC and 0.6 nC, respectively), and $f_{\rm SW}$ is the PWM switching frequency. The power dissipated by the high-side MOSFET during PWM switching can be calculated using Equation 40: Equation 40: $$P_{SWH} = \frac{V_{IN} \times I_{OUT} \times (t_r + t_f) \times f_{SW}}{2}$$ where $V_{IN}$ is the input voltage, $I_{OUT}$ is the regulator output current, $f_{SW}$ is the PWM switching frequency, $t_r$ and $t_f$ are the rise and fall times measured at the switch node. The exact rise and fall times at the SW node will depend on the external components and PCB layout, so each design should be measured at full load. Approximate values for both $t_{\rm r}$ and $t_{\rm f}$ range from 10 to 20 ns. The power dissipated in the high-side MOSFET while it is conducting can be calculated using Equation 41: Equation 41: $$\begin{split} P_{CH} &= I_{RMS,H}^2 \times R_{DS(ON)H} \\ &= \left(\frac{V_{OUT}}{V_{IN}}\right) \times \left(I_{OUT}^2 + \frac{\Delta I_{LO}^2}{12}\right) \times R_{DS(ON)H} \end{split}$$ Similarly, the conduction losses dissipated in the low-side MOSFET while it is conducting can be calculated by the following equation: Equation 42: $$P_{CL} = I_{RMS,L}^2 \times R_{DS(ON)L}$$ $$= \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \times \left(I_{OUT}^2 + \frac{\Delta I_{LO}^2}{12}\right) \times R_{DS(ON)L}$$ where $I_{OUT}$ is the regulator output current, $\Delta I_{LO}$ is the peak-to-peak inductor ripple current, $R_{DS(ON)H}$ is the on-resistance of the high-side MOSFET, $R_{DS(ON)L}$ is the on-resistance of the low-side MOSFET. The $R_{DS(ON)}$ of both MOSFETs have some initial tolerance plus an increase from self-heating and elevated ambient temperatures. A conservative design should accommodate an $R_{DS(ON)}$ with at least 15% initial tolerance plus 0.39%/°C increase due to temperature. The power dissipated in the low-side MOSFET body diode during the non-overlap time can be calculated as follows: Equation 43: $$P_{NO} = V_{SD} \times I_{OUT} \times 2 \times t_{NO} \times f_{SW}$$ where $V_{SD}$ is the source-to-drain voltage of the low-side MOS-FET (typically 0.60 V), and $t_{NO}$ is the non-overlap time (15 ns typical). The power dissipated in the internal gate drivers can be calculated using Equation 44: Equation 44: $$P_{DRIVER} = (Q_{GH} + Q_{GL}) \times V_{GS} \times f_{SW}$$ where $V_{GS}$ is the gate drive voltage (typically 4.8 V). Finally, the total power dissipated in the ARG81800 is given by: Equation 45: $$P_{TOTAL} = P_{IN} + P_{SWH} + P_{CH} + P_{CL} + P_{NO} + P_{DRIVER}$$ The average junction temperature $(T_{\text{J}})$ can be calculated as follows: Equation 46: $$T_J = P_{TOTAL} \times R_{\theta JA} + T_A$$ where $P_{TOTAL}$ is the total power dissipated from Equation 45, $R_{\theta JA}$ is the junction-to-ambient thermal resistance (37°C/W on a 4-layer PCB), and $T_A$ is the ambient temperature. $R_{\theta JA}$ includes the thermal impedance from junction to case, $R_{\theta JC}$ and the thermal impedance from case to ambient, $R_{\theta CA}$ . $R_{\theta CA}$ is generally determined by the amount of copper that is used underneath and around the device on the printed circuit board. # 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN},$ CLK $_{\rm OUT},$ and PGOOD The maximum allowed power dissipation depends on how efficiently heat can be transferred from the junction to the ambient air, i.e., minimizing the $R_{\theta JA}.$ As with any regulator, there are limits to the amount of heat that can be dissipated before risking thermal shutdown. There are tradeoffs between ambient operating temperature, input voltage, output voltage, output current, switching frequency, PCB thermal resistance, airflow, and other nearby heat sources. Even a small amount of airflow will reduce the junction temperature considerably. ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD ### **EMI/EMC AWARE PCB DESIGN** The ARG81800 is designed to minimize electromagnetic (EM) emissions when proper PCB layout techniques are adopted. A good PCB layout is also critical for the ARG81800 to provide clean and stable output voltages. Design guidelines for EMI/EMC-aware PCB layout are presented below. Figure 10 shows a typical application schematic of a synchronous buck regulator IC with critical power paths/loops. - 1. Place the ceramic input capacitors as close as possible to the VIN pin and PGND pins to make the loop area minimal, and the traces of the input capacitors to VIN pin should be short and wide to minimize the inductance. This critical loop is shown as trace 1 in Figure 11. The bulk/electrolytic input capacitor can be located further away from VIN pin. The input capacitors and ARG81800 IC should be on the same side of the board with traces on the same layer. - The loop from the input supply and capacitors, through the highside MOSFET, into the load via the output inductor, and back to ground should be minimized with relatively wide traces. - 3. When the high-side MOSFET is off, free-wheeling current flows from ground, through the synchronous low-side MOSFET, into the load via the output inductor, and back to ground. This loop should be minimized and have relatively wide traces. This loop is shown as trace 2 in Figure 11. - 4. Place the output capacitors relatively close to the output inductor $(L_{\rm O})$ and the ARG81800. Ideally, the output capacitors, output inductor and the ARG81800 should be on the same layer. Connect the output inductor and the output capacitors with a fairly wide trace. The output capacitors must use a ground plane to make a very low-inductance connection to the GND. These critical connections are shown as trace 3 in Figure 11. - 5. Place the output inductor $(L_O)$ as close as possible to the SW pin with short and wide traces. This critical trace is shown as trace 4 in Figure 11. The voltage at SW node transitions from 0 V to $V_{IN}$ with a high dv/dt rate. This node is the root cause of many noise issues. It is suggested to minimize the SW copper area to minimize the coupling capacitance between SW node and other noise-sensitive nodes; however, the SW node area cannot be too small in order to conduct high current. A ground - copper area can be placed underneath the SW node to provide additional shielding. Also, noise sensitive analog signals (like FB, COMP) should not be routed near the SW polygon. - 6. Place the feedback resistor divider ( $R_{FB1}$ and $R_{FB2}$ ) very close to the FB pin. Route the ground side of $R_{FB2}$ as close as possible to the ARG81800. - Place the compensation components (R<sub>Z</sub>, C<sub>Z</sub>, and C<sub>P</sub>) as close as possible to the COMP pin. Also route the ground side of C<sub>Z</sub> and C<sub>P</sub> as close as possible to the ARG81800. - 8. Place the FSET resistor as close as possible to the FSET pin; Place the soft start capacitor C<sub>SS</sub> as close as possible to the SS pin. - The output voltage sense trace (from VOUT to R<sub>FB1</sub>) should be routed as close as possible to the load to obtain the best load regulation. - 10. Place the bootstrap capacitor (C<sub>BOOT</sub>) near the BOOT pin and keep the routing from this capacitor to the SW polygon as short as possible. This critical trace is shown as trace 5 in Figure 11. - 11. A two-layer (TOP and BOT) PCB is sufficient for better thermal performance. - 12. When connecting the input and output ceramic capacitors, use multiple vias to GND planes and place the vias as close as possible to the pads of the components. Do not use thermal reliefs around the pads for the input and output ceramic capacitors. - 13. Place all the components on the TOP layer and limit the routing only to the top layer. Use BOT layer as GND plane. - 14. To minimize thermal resistance, extend ground planes on TOP layer as much as possible and use thermal vias to connect them to GND plane in BOT layer. - 15. To minimize PCB losses and improve system efficiency, the power traces should be as wide as possible. - 16. EMI/EMC issues are always a concern. Allegro recommends having placeholder for an RC snubber from SW to ground. The resistor should be 0805 or 1206 size. Figure 11: PCB Layout for Minimizing EM Emissions Figure 12: 3.3 V, 1 A Buck Regulator with Input EMI Filter ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD Figure 13: Radiated EMI – Biconical Antenna $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 1 A, $f_{SW}$ = 2.15 MHz Figure 14: Radiated EMI – Biconical Antenna $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 1 A, $f_{SW}$ = 2.15 MHz Figure 15: Radiated EMI – Monopole Antenna $V_{\text{IN}}$ = 12 V, $V_{\text{OUT}}$ = 3.3 V, $I_{\text{OUT}}$ = 1 A, $f_{\text{SW}}$ = 2.15 MHz Figure 16: Conducted EMI $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 1 A, $f_{SW}$ = 2.15 MHz EMI test results are obtained using standard evaluation board with Input EMI filter and Snubber (see Figure 12 above). ### TYPICAL REFERENCE DESIGNS Figure 17: Reference Design 1 – AUTO Mode with CLK $_{\rm OUT}$ enabled V $_{\rm IN}$ = 3.5 to 36 V, V $_{\rm OUT}$ = 3.3 V, I $_{\rm OUT}$ = 0 to 1.0 A, f $_{\rm SW}$ = 2.15 MHz Table 5: Reference Design 1 - Recommended Bill of Materials | Designator | Description | Value | Footprint | Manufacturer | Manufacturer P/N | | |------------|----------------------|--------------|-----------------|-------------------|--------------------|--| | C1 | Capacitor, X7R | 0.1 μF, 50 V | 0603 | Murata | GCM188R71H104KA57D | | | C2 | Capacitor, X7R | 4.7 μF, 50 V | 1206 | Murata | GRJ31CR71H475KE11L | | | C3 | Capacitor, X7R | 0.1 μF, 50 V | 0603 | Murata | GCM188R71H104KA57D | | | C4 | Capacitor, X7R | 0.1 μF, 50 V | 1206 | Murata | GCM319R71H104KA37J | | | C5 | Capacitor, X7R | 10 μF, 16 V | 1210 | Murata | GRM32DR71C106KA01L | | | C6 | Capacitor, X7R | 10 μF, 16 V | 1210 | Murata | GRM32DR71C106KA01L | | | C7 | Capacitor, C0G (NP0) | 4.7 pF, 50 V | 0603 | Murata | GCM1885C1H4R7BA16D | | | C8 | Capacitor, X7R | 4.7 μF, 16 V | 0805 | Murata | GCJ21BR71C475KA01L | | | C9 | Capacitor, X7R | 22 nF, 50 V | 0603 | Murata | GRM188R71H223KA01D | | | C10 | Capacitor, X7R | 2.2 nF, 50 V | 0603 | Murata | GCM188R71H222KA37D | | | C11 | Capacitor, C0G (NP0) | 10 pF, 50 V | 0603 | Kemet | C0603C100J5GACTU | | | L1 | Inductor | 3.3 µH, 2 A | 5.2 mm × 5.2 mm | Wurth Electronics | 74437334033 | | | R1 | Resistor, 1%, 1/10 W | 10 kΩ | 0603 | Panasonic | ERJ-3EKF1002V | | | R2 | Resistor, 1%, 1/10 W | 301 kΩ | 0603 | Panasonic | ERJ-3EKF3013V | | | R3 | Resistor, 1%, 1/10 W | 95.3 kΩ | 0603 | Panasonic | ERJ-3EKF9532V | | | R4 | Resistor, 1%, 1/10 W | 14.3 kΩ | 0603 | Panasonic | ERJ-3EKF1432V | | | R5 | Resistor, 1%, 1/10 W | 30.1 kΩ | 0603 | Panasonic | ERJ-3EKF3012V | | | R6 | Resistor, 1%, 1/10 W | 10 kΩ | 0603 | Panasonic | ERJ-3EKF1002V | | | U1 | Allegro IC | ARG81800 | QFN20_4x4 | Allegro | ARG81800KESJSR | | Figure 18: Reference Design 2 – Forced PWM Mode with CLK $_{\rm OUT}$ disabled V $_{\rm IN}$ = 3.5 to 36 V, V $_{\rm OUT}$ = 5.0 V, I $_{\rm OUT}$ = 0 to 0.5 A, f $_{\rm SW}$ = 400 kHz Table 6: Reference Design 2 - Recommended Bill of Materials | Designator | Description | Value | Footprint | Manufacturer | Manufacturer P/N | |------------|----------------------|--------------|---------------|-------------------|--------------------| | C1 | Capacitor, X7R | 0.1 μF, 50 V | 0603 | Murata | GCM188R71H104KA57D | | C2 | Capacitor, X7R | 4.7 μF, 50 V | 1206 | Murata | GRJ31CR71H475KE11L | | C3 | Capacitor, X7R | 0.1 μF, 50 V | 0603 | Murata | GCM188R71H104KA57D | | C4 | Capacitor, X7R | 0.1 μF, 50 V | 1206 | Murata | GCM319R71H104KA37J | | C5 | Capacitor, X7R | 22 μF, 16 V | 1210 | Murata | GRM32ER71C226MEA8L | | C6 | Capacitor, X7R | 10 μF, 16 V | 1210 | Murata | GRM32DR71C106KA01L | | C7 | Capacitor, C0G (NP0) | 4.7 pF, 50 V | 0603 | Murata | GCM1885C1H4R7BA16D | | C8 | Capacitor, X7R | 4.7 μF, 16 V | 0805 | Murata | GCJ21BR71C475KA01L | | C9 | Capacitor, X7R | 22 nF, 50 V | 0603 | Murata | GRM188R71H223KA01D | | C10 | Capacitor, X7R | 2.2 nF, 50 V | 0603 | Murata | GCM188R71H222KA37D | | C11 | Capacitor, C0G (NP0) | 10 pF, 50 V | 0603 | Kemet | C0603C100J5GACTU | | L1 | Inductor | 47 µH, 2.2A | 10 mm × 10 mm | Wurth Electronics | 7447714470 | | R1 | Resistor, 1%, 1/10 W | 10 kΩ | 0603 | Panasonic | ERJ-3EKF1002V | | R2 | Resistor, 1%, 1/10 W | 732 kΩ | 0603 | Panasonic | ERJ-3EKF7323V | | R3 | Resistor, 1%, 1/10 W | 140 kΩ | 0603 | Panasonic | ERJ-3EKF1403V | | R4 | Resistor, 1%, 1/10 W | 90.9 kΩ | 0603 | Panasonic | ERJ-3EKF7152V | | R5 | Resistor, 1%, 1/10 W | 34 kΩ | 0603 | Panasonic | ERJ-3EKF3402V | | R6 | Resistor, 1%, 1/10 W | 10 kΩ | 0603 | Panasonic | ERJ-3EKF1002V | | U1 | Allegro IC | ARG81800-1 | QFN20_4x4 | Allegro | ARG81800KESJSR-1 | ### PACKAGE OUTLINE DRAWING ### For Reference Only – Not for Tooling Use (Reference JEDEC MO-220WGGD) Dimensions in millimeters NOT TO SCALE Exact case and lead configuration at supplier discretion within limits shown Figure 19: Package ES, 20-pin wettable flank QFN with exposed thermal pad ## 40 V, 500 mA / 1.0 A Synchronous Buck Regulators with Ultralow Quiescent Current, SYNC $_{\rm IN}$ , CLK $_{\rm OUT}$ , and PGOOD ### **Revision History** | Number | Date | Description | | | | |--------|---------------|-----------------|--|--|--| | _ | June 11, 2019 | Initial release | | | | ### Copyright 2019, Allegro MicroSystems. Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. Copies of this document are considered uncontrolled documents.