

#### **FEATURES AND BENEFITS**

- AEC-Q100 automotive qualified
- Omnipolar operation
- Low switchpoint drift
- Superior temperature stability
- Insensitive to physical stress
- Reverse-battery protection
- Robust EMC capability
- Robust ESD protection

#### PACKAGES:

Not to scale



(suffix UA)

#### DESCRIPTION

The A1126 integrated circuit is an omnipolar, ultrasensitive Hall-effect switch with a digital output. This device has an integrated regulator permitting operation to 24 V.

This device is especially suited for operation through extended temperature ranges, up to 150°C. Superior high-temperature performance is made possible through a dynamic offset cancellation technique, which reduces the residual offset voltage normally caused by device overmolding, temperature excursions, and thermal stress.

The A1126 Hall-effect switch includes the following on a single silicon chip: voltage regulator, Hall-voltage generator, small-signal amplifier, chopper stabilization, Schmitt trigger, and a short-circuit-protected open-drain output. Advanced BiCMOS wafer fabrication processing is used to take advantage of low-voltage requirements, component matching, very low input-offset errors, and small component geometries.

The omnipolar operation of the A1126 allows activation with either a north or a south polarity field of sufficient strength. In the absence of a magnetic field, the output is off. This patented magnetic-polarity-independence feature makes this device an excellent replacement for reed switches, with improved ease of manufacturing, because the A1126 does not require

Continued on the next page...

# **Functional Block Diagram**

(suffix UA)



A1126-DS, Rev. 3 October 28, 2016

#### **DESCRIPTION (CONTINUED)**

manufacturers to orient their magnets. These devices allow simple on/offswitching in industrial, consumer, and automotive applications.

The A1126 is rated for operation between the ambient temperatures –40°C to 150°C. The available package styles provide magnetically optimized solutions for most applications. Package LH is an SOT23W,

a miniature low-profile surface-mount package, while package UA is a three-lead ultra-mini SIP for through-hole mounting. Each package is lead (Pb) free, with 100% matte-tin-plated leadframe.

#### **SELECTION GUIDE**

| Part Number      | Packing [1]            | Package                                |
|------------------|------------------------|----------------------------------------|
| A1126LLHLT-T [2] | 3,000 pieces per reel  | 3-pin SOT-23W surface mount            |
| A1126LLHLX-T     | 10,000 pieces per reel | 3-pin SOT-23W surface mount            |
| A1126LUA-T [3]   | 500 pieces per bag     | 3-pin ultramini SIP through-hole mount |



#### **ABSOLUTE MAXIMUM RATINGS**

| Characteristic                | Symbol               | Notes               | Rating             | Unit |
|-------------------------------|----------------------|---------------------|--------------------|------|
| Forward Supply Voltage        | V <sub>CC</sub>      |                     | 28                 | V    |
| Reverse Supply Voltage        | V <sub>RCC</sub>     |                     | -18                | V    |
| Output Off Voltage            | V <sub>OUT</sub>     |                     | 28                 | V    |
| Reverse Supply Current        | I <sub>RCC</sub>     |                     | -2                 | mA   |
| Continuous Output Current     | I <sub>OUT</sub>     |                     | Internally limited | _    |
| Operating Ambient Temperature | T <sub>A</sub>       | L temperature range | -40 to 150         | °C   |
| Maximum Junction Temperature  | T <sub>J</sub> (max) |                     | 165                | °C   |
| Storage Temperature           | T <sub>stg</sub>     |                     | -65 to 170         | °C   |

# **Pinout Diagrams**





**Terminal List Table** 

| Name | Number |    | Function                      |
|------|--------|----|-------------------------------|
| Name | LH     | UA | Function                      |
| VCC  | 1      | 1  | Connects power supply to chip |
| VOUT | 2      | 3  | Output from circuit           |
| GND  | 3      | 2  | Ground                        |



<sup>&</sup>lt;sup>1</sup> Contact Allegro<sup>TM</sup> for additional packing options

<sup>&</sup>lt;sup>2</sup> Available through authorized Allegro distributors only.

<sup>&</sup>lt;sup>3</sup> The chopper-style UA package is not for new design; the matrix HD style UA package is recommended for new designs.

**OPERATING CHARACTERISTICS:** Valid through  $T_A$  and  $V_{CC}$  ranges,  $T_J < T_J(max)$ ,  $C_{BYP} = 0.1 \mu F$ , unless otherwise specified

| Characteristics            | Symbol                | Test Conditions                                 | Min. | Тур. | Max.       | Unit [1] |
|----------------------------|-----------------------|-------------------------------------------------|------|------|------------|----------|
| ELECTRICAL CHARACTERISTIC  | S                     |                                                 |      |      |            |          |
| Supply Voltage             | V <sub>CC</sub>       | Operating, T <sub>J</sub> < 165°C               | 3    | _    | 24         | V        |
| Output Leakage Current     | I <sub>OUTOFF</sub>   | V <sub>OUT</sub> = 24 V, B < B <sub>RPS</sub>   | _    | -    | 10         | μA       |
| Output On Voltage          | V <sub>OUT(SAT)</sub> | I <sub>OUT</sub> = 20 mA, B > B <sub>OP</sub>   | _    | 185  | 500        | mV       |
| Output Current Limit       | I <sub>OM</sub>       | B > B <sub>OP</sub>                             | 30   | -    | 60         | mA       |
| Power-On Time [2][3]       | t <sub>PO</sub>       |                                                 | _    | _    | 25         | μs       |
| Chopping Frequency         | f <sub>C</sub>        |                                                 | _    | 800  | _          | kHz      |
| Output Rise Time [3][4]    | t <sub>r</sub>        | $R_{LOAD}$ = 820 Ω, $C_{S}$ = 20 pF             | _    | 0.2  | 2          | μs       |
| Output Fall Time [3][4]    | t <sub>f</sub>        | $R_{LOAD}$ = 820 Ω, $C_{S}$ = 20 pF             | _    | 0.1  | 2          | μs       |
| Supply Current             | I <sub>CC(ON)</sub>   | B > B <sub>OP</sub> , V <sub>CC</sub> = 12 V    | _    | _    | 4          | mA       |
|                            | I <sub>CC(OFF)</sub>  | B < B <sub>RP</sub> , V <sub>CC</sub> = 12 V    | _    | _    | 4          | mA       |
| Supply Zener Clamp Voltage | V <sub>Z</sub>        | I <sub>CC</sub> = 6.5 mA; T <sub>A</sub> = 25°C | 28   | _    | _          | V        |
| Supply Zener Current       | I <sub>ZSUPPLY</sub>  | V <sub>S</sub> = 28 V                           | _    | _    | 6.5        | mA       |
| MAGNETIC CHARACTERISTICS   |                       |                                                 |      |      |            |          |
| Operate Point              | B <sub>OPS</sub>      | South pole adjacent to branded face             | 15   | 38   | 55         | G        |
|                            | B <sub>OPN</sub>      | North pole adjacent to branded face             | -55  | -38  | -15        | G        |
| Release Point              | B <sub>RPS</sub>      | South pole adjacent to branded face             | 5    | 20   | 50         | G        |
|                            | B <sub>RPN</sub>      | North pole adjacent to branded face             | -50  | -20  | <b>-</b> 5 | G        |
| Hysteresis                 | B <sub>HYS</sub>      | B <sub>OPS</sub>                                | 5    | _    | 30         | G        |

<sup>&</sup>lt;sup>1</sup> 1 G (gauss) = 0.1 mT (millitesla).

 $<sup>^2</sup>$  B < B<sub>RP</sub>(min) – 10 G , B > B<sub>OP</sub>(max) + 10 G.

<sup>&</sup>lt;sup>3</sup> Guaranteed by device design and characterization.

<sup>&</sup>lt;sup>4</sup> C<sub>S</sub> = oscilloscope probe capacitance.

#### **Characteristic Performance**

### **Average Supply Current (On) versus Temperature**



### Average Supply Current (On) versus Supply Voltage



### **Average Supply Current (Off) versus Temperature**



### **Average Supply Current (Off) versus Supply Voltage**



#### **Average Operate Point (South) versus Temperature**



### **Average Operate Point (South) versus Supply Voltage**



### Average Release Point (South) versus Temperature



### Average Release Point (South) versus Supply Voltage



#### **Average Operate Point (North) versus Temperature**



### **Average Operate Point (North) versus Supply Voltage**



### **Average Release Point (North) versus Temperature**



### Average Release Point (North) versus Supply Voltage



#### Average Hysteresis (South) versus Temperature



#### Average Hysteresis (South) versus Supply Voltage



# Average Hysteresis (North) versus Temperature



#### Average Hysteresis (North) versus Supply Voltage



# **Average Output Saturation Voltage versus Temperature**



THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information

| Characteristic             | Symbol            | Test Conditions*                                                                                       | Value | Units |
|----------------------------|-------------------|--------------------------------------------------------------------------------------------------------|-------|-------|
| Package Thermal Resistance | $ m R_{	heta JA}$ | Package LH, 1-layer PCB with copper limited to solder pads                                             |       | °C/W  |
|                            |                   | Package LH, 2-layer PCB with 0.463 in. <sup>2</sup> of copper area each side connected by thermal vias |       | °C/W  |
|                            |                   | Package UA, 1-layer PCB with copper limited to solder pads                                             | 165   | °C/W  |

<sup>\*</sup>Additional thermal information available on Allegro Web site.

## Power Derating Curve



# Power Dissipation versus Ambient Temperature





#### **FUNCTIONAL DESCRIPTION**

The output of these devices switches low (turns on) when a magnetic field perpendicular to the Hall sensor chip exceeds the operate point threshold,  $B_{OPx}$ . After turn-on, the output voltage is  $V_{OUT(SAT)}$ . The output transistor is capable of sinking current up to the short circuit current limit,  $I_{OM}$ , which is a minimum of 30 mA. When the magnetic field is reduced below the release point,  $B_{RPx}$ , the device output goes high (turns off). The difference in the magnetic operate and release points is the hysteresis,  $B_{HYS}$ , of the device. This built-in hysteresis allows clean switch-

ing of the output even in the presence of external mechanical vibration and electrical noise.

In the case of omnipolar switch devices, removal of the magnetic field results in the device output high (off).

Powering-on the device in the hysteresis range (less than  $B_{OPx}$  and greater than  $B_{RPx}$ ) will allow an indeterminate output state. The correct state is attained after the first excursion beyond  $B_{OPx}$  or  $B_{RPx}$ .



Figure 1. Switching behavior of omnipolar switches. On the horizontal axis, the B+ direction indicates increasing south polarity magnetic field strength, and the B– direction indicates increasing north polarity. This behavior can be exhibited when using a circuit such as that shown in figure 2.

#### APPLICATION INFORMATION



Figure 2. Typical Application Circuit

#### Chopper Stabilization Technique

When using Hall-effect technology, a limiting factor for switchpoint accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor chip. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges. Chopper stabilization is a unique approach used to minimize Hall offset on the chip. The Allegro technique, namely Dynamic Quadrature Offset Cancellation, removes key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic field-induced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover its original spectrum at

baseband, while the DC offset becomes a high-frequency signal. The magnetic-sourced signal then can pass through a low-pass filter, while the modulated DC offset is suppressed. The chopper stabilization technique uses a 400 kHz high frequency clock. For demodulation process, a sample-and-hold technique is used, where the sampling is performed at twice the chopper frequency. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with high-density logic integration and sample-and-hold circuits.



Figure 3. Concept of Chopper Stabilization Technique



## **Power Derating**

The device must be operated below the maximum junction temperature of the device,  $T_J(max)$ . Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating  $T_J$ . (Thermal data is also available on the Allegro MicroSystems Web site.)

The Package Thermal Resistance,  $R_{\theta JA}$ , is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity, K, of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case,  $R_{\theta JC}$ , is relatively small component of  $R_{\theta JA}$ . Ambient air temperature,  $T_A$ , and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation,  $P_D$ ), can be estimated. The following formulas represent the fundamental relationships used to estimate  $T_J$ , at  $P_D$ .

$$P_D = V_{IN} \times I_{IN} \tag{1}$$

$$\Delta T = P_D \times R_{\Theta IA} \tag{2}$$

$$T_{J} = T_{A} + \Delta T \tag{3}$$

For example, given common conditions such as:  $T_A$ = 25°C,  $V_{IN}$  = 12 V,  $I_{IN}$  = 4 mA, and  $R_{\theta JA}$  = 140°C/W, then:

$$\begin{split} P_D &= V_{IN} \times I_{IN} = 12~V \times 4~mA = 48~mW \\ \Delta T &= P_D \times R_{\theta JA} = 48~mW \times 140^{\circ} C/W = 7^{\circ} C \\ T_I &= T_4 + \Delta T = 25^{\circ} C + 7^{\circ} C = 32^{\circ} C \end{split}$$

A worst-case estimate,  $P_D(max)$ , represents the maximum allowable power level, without exceeding  $T_J(max)$ , at a selected  $R_{\theta JA}$  and  $T_A.$ 

*Example*: Reliability for  $V_{CC}$  at  $T_A=150^{\circ}C$ , package UA, using a single-layer PCB.

Observe the worst-case ratings for the device, specifically:  $R_{\theta JA} = 165 \,^{\circ}\text{C/W}$ ,  $T_{J}(max) = 165 \,^{\circ}\text{C}$ ,  $V_{CC}(max) = 24 \,\text{V}$ , and  $I_{CC}(max) = 4 \,\text{mA}$ .

Calculate the maximum allowable power level,  $P_D(max)$ . First, invert equation 3:

$$\Delta T_{max} = T_{J}(max) - T_{A} = 165 \,^{\circ}C - 150 \,^{\circ}C = 15 \,^{\circ}C$$

This provides the allowable increase to T<sub>J</sub> resulting from internal power dissipation. Then, invert equation 2:

$$P_D(max) = \Delta T_{max} \div R_{\theta JA} = 15^{\circ}C \div 165^{\circ}C/W = 91 \text{ mW}$$

Finally, invert equation 1 with respect to voltage:

$$\begin{split} V_{CC}(est) &= P_D(max) \div I_{CC}(max) = 91 \text{ mW} \div 4 \text{ mA} = 23 \text{ V} \\ \text{The result indicates that, at } T_A, \text{ the application and device can dissipate adequate amounts of heat at voltages} \leq &V_{CC}(est) \,. \end{split}$$

Compare  $V_{CC}(est)$  to  $V_{CC}(max)$ . If  $V_{CC}(est) \leq V_{CC}(max)$ , then reliable operation between  $V_{CC}(est)$  and  $V_{CC}(max)$  requires enhanced  $R_{\theta JA}$ . If  $V_{CC}(est) \geq V_{CC}(max)$ , then operation between  $V_{CC}(est)$  and  $V_{CC}(max)$  is reliable under these conditions.



# Package LH, 3-Pin SOT23W



For Reference Only; not for tooling use (reference DWG-2840)

Dimensions in millimeters
Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown

A Active Area Depth, 0.28 mm REF

Reference land pattern layout

All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances

Branding scale and appearance at supplier discretion

hall element, not to scale

# Package UA, 3-Pin SIP, Matrix Style



# Package UA, 3-Pin SIP, Chopper Style



# A1126

# Chopper-Stabilized Omnipolar Hall-Effect Switch

#### **Revision History**

| Number | Date               | Description                                               |
|--------|--------------------|-----------------------------------------------------------|
| 1      | September 16, 2013 | Update UA package drawing                                 |
| 2      | September 21, 2015 | Added AEC-Q100 qualification under Features and Benefits  |
| 3      | October 28, 2016   | Chopper-style UA package designated as not for new design |

Copyright ©2018, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com

