

# **A31301**



## **3D Linear Hall-Effect Sensor with SPI, I2C Interfaces, and Advanced Low-Power Management**

## **FEATURES AND BENEFITS DESCRIPTION**

- Flexible operating modes  $\Box$  Can measure input in any 1, 2, or 3 axes  $\Box$  15-bit angle output from any selectable 2-axes plane
- Low RMS angle noise for high system resolution
- SPI and I<sup>2</sup>C interfaces for easy system integration  $\Box$  Up to 10 MHz SPI and 1 MHz I<sup>2</sup>C
- Ideal for battery-powered, low-voltage applications  $\Box$  2.65 to 3.6 V analog supply operation
	- $\Box$  1.8 to 3.6 V digital supply operation
	- □ Low leakage sleep ICC
	- $\square$  Low-power duty cycle mode options for additional power savings
- Flexible multifunction pin for interrupt and sample-start functionality
	- $\Box$  Interrupt pin provides digital output when user-defined threshold has been exceeded
- On-chip EEPROM for storing factory and customerconfigured settings
- Low-profile 3 mm  $\times$  3 mm DFN package for spaceconstrained applications
- $-40^{\circ}$ C to 85<sup>°</sup>C operation

## **APPLICATIONS**

- Camera gimbals
- Gamepad joysticks
- Motor control feedback
- RC autonomous vehicles
- Robotic position sensing
- Industrial motor control

The A31301 three-axis Hall-effect sensor IC is a flexible magnetic sensor capable of measuring the applied flux density in any 1, 2, or 3 axes as well as calculating the angle in up to any two user defined planes. The A31301 comes in three standard field configurations of  $\pm 600$  G,  $\pm 1400$  G, or  $\pm 2000$  G. Additionally, the devices are available preconfigured for SPI or I2C. Magnetic temperature coefficient is customer-programmable, with a factory default trim for neodymium magnets.

The A31301 supports two different digital interfaces for ease of use: four-wire SPI or I2C. For high-speed applications, the SPI can operate up to 10 MHz, and the I2C interface can operate up to 1 MHz. The I2C address can be set by external resistors (16 unique addresses) or can be programmed into EEPROM via I2C (127 unique addresses), allowing for multiple devices on the same bus.

Power management of the A31301 is highly configurable, allowing for system-level optimization of supply current and performance. Low leakage sleep current makes the A31301 well-suited for portable, battery-operated applications.

The A31301 is supplied in a 3 mm  $\times$  3 mm  $\times$  0.8 mm, 10-contact DFN package ("EJ"). This small footprint package is lead (Pb) free, with 100 % matte-tin leadframe plating.

## **PACKAGE: 10-Contact DFN (EJ)**







#### **SELECTION GUIDE**



 $[1]$  1 gauss (G) = 0.1 millitesla (mT).

[2] Contact Allegro™ for alternate packing options.

[3] Future release to be available beginning of 2024.

#### **NAMING SPECIFICATION**





#### **ABSOLUTE MAXIMUM RATINGS**



[3] Stresses beyond the Absolute Maximum Ratings may result in permanent device damage. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability.

[4] EEPROM writes are not supported at temperatures above 85°C.

#### **THERMAL CHARACTERISTICS [4]**



[4] Thermal characteristics may require derating at maximum conditions. See application section for more information.

[5] Additional thermal information available on the Allegro website.





(a) I2 C Interface



(b) SPI Interface

**Figure 2: Typical Application Circuits**



## **PINOUT DIAGRAM AND TERMINAL LIST**





#### **Terminal List Table**





## **ELECTRICAL CHARACTERISTICS:** Valid at  $T_A = 25^{\circ}$ C, V<sub>CC</sub> = V<sub>CC\_IO</sub> = 3.0 V, C<sub>BYPASS</sub> = 0.1 µF, unless otherwise specified



[1] Parameter is tested at wafer probe only.

[2] Parameter not measured at final test. Determined by design and characterization.

 $^{[3]}$  I<sub>CC</sub> will vary based on lower power duty cycle settings. See Application Information section on power modes.

[4] I<sub>CC(SLEEP)</sub> in OP\_MODE = 4 is during the idle window. The device will draw the same current as I<sub>CC(ACTIVE)</sub> when a conversion is requested. Average  $I_{\text{CC}}$  in this mode is dependent on the user set sampling rate.

[5] Minimum time to delay after power on before initiating communications. The device will not respond to I2C or SPI inputs until after the power-on delay time.  $t_{POD}$  will vary based on BW Select code, with code 0 being the slowest.



**I<sup>2</sup>C INTERFACE CHARACTERISTICS <sup>[1]</sup>:** Valid at T<sub>A</sub> = 25°C, V<sub>CC</sub> = V<sub>CC\_IO</sub> = 3.0 V, C<sub>BYPASS</sub> = 0.1 μF, R<sub>PU</sub> = 10 kΩ, and I<sup>2</sup>C Clock Speed (FCLK) = 400 kHz, unless otherwise specified



[1] I2C Interface Characteristics are not measured at final test. Determined by design and characterization.



**Figure 3: I2C Interface Timing Diagram** 



### **SPI INTERFACE CHARACTERISTICS:** Valid at  $T_A = 25^{\circ}$ C,  $C_{BYPASS} = 0.1$  µF, unless otherwise noted



![](_page_7_Figure_4.jpeg)

![](_page_7_Figure_5.jpeg)

<span id="page-7-0"></span>![](_page_7_Picture_6.jpeg)

### A31301EEJA-XYZ-06 PERFORMANCE CHARACTERISTICS: Valid at T<sub>A</sub> = 25°C, V<sub>CC</sub> = 3.0 V, and C<sub>BYPASS</sub> = 0.1 µF, unless

otherwise specified

![](_page_8_Picture_397.jpeg)

 $[1]$  1 G (gauss) = 0.1 mT (millitesla)

[2] Parameter not measured at final test. Determined by design and characterization.

[3] RMS noise equivalent to 1 standard deviation (sigma) distribution.

[4] Lifetime Drift Characteristics are based on worst-case error or drift seen during device qualification.

[5] Typical values are ±3 sigma values.

![](_page_8_Picture_11.jpeg)

### A31301EEJA-XYZ-14 PERFORMANCE CHARACTERISTICS: Valid at T<sub>A</sub> = 25°C, V<sub>CC</sub> = 3.0 V, and C<sub>BYPASS</sub> = 0.1 µF, unless

otherwise specified

![](_page_9_Picture_396.jpeg)

 $[1]$  1 G (gauss) = 0.1 mT (millitesla)

[2] Parameter not measured at final test. Determined by design and characterization.

[3] RMS noise equivalent to 1 standard deviation (sigma) distribution.

[4] Lifetime Drift Characteristics are based on worst-case error or drift seen during device qualification.

[5] Typical values are ±3 sigma values.

![](_page_9_Picture_11.jpeg)

### **A31301EEJA-XYZ-20 PERFORMANCE CHARACTERISTICS:** Valid at  $T_A = 25^\circ$ C, V<sub>CC</sub> = 3.0 V, and C<sub>BYPASS</sub> = 0.1 µF, unless

otherwise specified

![](_page_10_Picture_396.jpeg)

 $[1]$  1 G (gauss) = 0.1 mT (millitesla)

[2] Parameter not measured at final test. Determined by design and characterization.

[3] RMS noise equivalent to 1 standard deviation (sigma) distribution.

[4] Lifetime Drift Characteristics are based on worst-case error or drift seen during device qualification.

[5] Typical values are ±3 sigma values.

![](_page_10_Picture_10.jpeg)

## **APPLICATION INFORMATION**

![](_page_11_Figure_4.jpeg)

**Figure 5: A31301 Signal Path**

![](_page_11_Picture_6.jpeg)

## **Magnetic Sensor(s) Output**

The A31301 provides 8-bit and 15-bit digital output value options that are proportional to the magnetic field applied normally to any of the Hall elements as the X, Y, and Z channels. Each channel is factory-trimmed for sensitivity and offset accuracy at room as well as with a target temperature compensation. The room sensitivity and sensitivity and offset temperature compensation parameters are accessible by the customer for additional adjustment in application. This allows the A31301 to be used in both rotary and linear position applications in any mounting orientation relative to the sensing magnet and to provide high accuracy and matching as the device and magnetic system changes over temperature. Starting with the raw filter output, which can be read in registers X/Y/Z\_RAW\_FILT\_OUT\_15B, the single dimension magnetic data is corrected through the following steps:

*A = X/Y/Z\_RAW\_FILT\_OUT\_15B + Factory Offset Correction*  $B = A \times SENS$   $F_X/Y/Z \times -1(POL - F_X/Y/Z)$ *C = B + (OFFSTC\_HOT/CLD\_F\_X/Y/Z × Temperature) X/Y/Z\_CHANNEL\_15B = C × (SENSTC\_HOT/CLD\_F\_X/Y/Z ×* 

*Temperature)*

The A31301 features an internal ATAN calculation on any two of the three user-selectable axes, X, Y, or Z. One of the channels is designated the sine channel, and the other designated as the cosine channel. This is done with the indirect extended space EEPROM parameter CORDIC\_SEL or the volatile direct primary space parameter CORDIC\_SEL\_DIR.

**Table 1: CORDIC\_SEL Decode**

![](_page_12_Picture_339.jpeg)

The sine channel is stored in the direct primary space registers SIN 8B and SINE\_15B while the cosine channel is stored in the direct primary space registers COS\_8B and COSINE\_15B.

The angle between the magnetic vectors selected by the sine and cosine channels is taken as the ATAN, following the equation:

$$
\theta = \tan^{-1} \frac{\sin \theta}{\cos \theta}
$$

This angle can have an inverted polarity, decreasing code output with increasing input angle using the CORDIC\_POL parameter.

$$
Angle_{out} = \begin{cases} Angle_{in} & for \text{ } CorCORDIC\_POL = 0\\ 360^{\circ} - Angle_{in} & for \text{ } CORDIC\_POL = 1 \end{cases}
$$

The polarity can also be adjusted after power on in the volatile direct primary space register CORDIC\_POL\_DIR. The angle output is stored in the direct space registers ANGLE\_8B and ANGLE\_15B.

While calculating the angle, the digital processing will also track the magnitude of the angle vector from the sine and cosine channels as the radius squared following the equation:

*radius* 2 *= cosine* 2 *+ sine* 2

This radius squared value is stored in the direct space registers RADIUS\_SQ\_8B and RADIUS\_15B.

## **Temperature Sensor Output**

The A31301 provides a 12-bit digital output that is proportional to the junction temperature of the IC. Temperature can be calculated by:

$$
Temp\left[ {^{\circ}C} \right] = \frac{TEMPERATURE\_12B}{8.052} + 25
$$

## **Special Function Pin; INT/SAMPLE**

The A31301 has a special function pin, INT/SAMPLE that can be set as either an output as an interrupt pin, or an input as a sample request pin depending on the configured power mode.

## **SAMPLE MODE**

While in sample mode, the special function pin acts as an input and can trigger a request to start a new conversation of the magnetic signal. This allows the host/user to synchronize the acquisition of the magnetic data. The device will be in a standby mode (no data acquisition) until either the INT/SAMPLE pin is brought high or the direct register START\_SAMPLE bit is set by the host. When this pin transitions active (defined by SAMPLE\_INT\_POLARITY\_DIR) or the START\_SAMPLE bit is set, a sample is triggered. The front end will acquire data and the output registers will be updated with the new data, the output registers are set, the STATUS\_READY flag will be asserted, and

![](_page_12_Picture_25.jpeg)

the device will return to standby. This mode is particularly useful for signal processing applications which are sensitive to time/ speed considerations (such as feedback and control applications) where deterministic sampling is critical for loop stability.

Subsequent sample signals will be ignored if the device is in the process of acquiring new data from an initial sample request. Data registers are updated only once per INT/SAMPLE pin or START\_SAMPLE write trigger. If DATA\_LATCH = 1, the STA-TUS READY bit must be cleared by the host writing a one to the bit once the reading of the stored data has been completed, in order to allow a new acquisition to happen.

#### **INTERRUPT MODE**

When the pin is in interrupt mode, the special function pin is

an output and is used to indicate when a certain internal threshold has been passed. The threshold of interest is set by the direct space INTERRUPT\_SEL\_DIR register or the indirect space INT\_SEL parameter and is compared to the programmed threshold in INTERRUPT\_THR\_MSB/LSB\_DIR in the direct space, loaded from INT\_THR in the indirect space. When the selected threshold condition is met, the interrupt flag will be set in the direct space register INTERRUPT\_FLAG and through the INT/SAMPLE pin. The INTERRUPT\_FLAG direct space bit will always remain asserted once set and will need to be cleared after the interrupt condition is removed by writing to 1. If the parameter INTERRUPT\_FLAG\_LATCH\_DIR is set, the INT pin status will also be latched until the INTERRUPT\_FLAG bit is written to a 1. In Low Power Mode, the flag will take 20 µs to clear after the write.

![](_page_13_Picture_237.jpeg)

#### **Table 2: Interrupt Selection Options, THR set by INTERRUPT\_THR\_MSB/LSB\_DIR in the direct space**

![](_page_13_Picture_9.jpeg)

## **Operation Modes**

Power management on the A31301 is user-selectable and highly configurable, allowing for system-level optimization of current consumption and performance. The A31301 supports three different power modes: Active Mode, Sleep Mode, and Low-Power Duty Cycle Mode (LPDCM), each with various subconfigurations using the special function pin INT/SAMPLE. The operating mode of the A31301 will be determined by the value in OP\_MODE, Direct space address 0x32:0x33, bits 3:1, described in [Table 3](#page-14-0).

### **ACTIVE MODE**

In Active Mode, the A31301 will continuously update the channel and angle outputs at an interval defined by the bandwidth selection. This mode requires the most power but provides output register updates at the highest frequency. In addition to the standard output of active mode, the OP\_MODE register can be configured to set the device in Active mode with the Interrupt Output enabled.

### **SLEEP MODE**

In Sleep Mode, the A31301 enters a near powered-off state where it consumes the minimum amount of current. In this mode, the device will still respond to I2C or SPI commands, but will not update magnetic or temperature data. In OP\_MODE = 4, Sleep Mode with Sample Wake, the device will operate similarily as in full sleep mode but will also be monitoring the INT/SAMPLE pin or START\_SAMPLE bit for a trigger to start a conversion. This allows the host to set a conversion frequency to best balance power and response time in their system. Sleep mode is valuable in applications where the supply voltage cannot be disabled but minimal power consumption is required. The time it takes to exit sleep mode is equivalent to Power-On Delay Time  $(t_{\text{POD}})$ .

## **LOW-POWER DUTY CYCLE MODE (LPDCM)**

In Low-Power Duty Cycle Mode (LPDCM), the A31301 toggles between Active and Inactive states, reducing overall current consumption. The average  $I_{CC}$  for the A31301 during Low-Power Duty Cycle Mode will vary based on the device configuration. The diagram in [Figure 6](#page-14-1) shows the profile of  $I_{CC}$  as the A31301 toggles between Active and Inactive states during Low-Power Duty Cycle Mode.

![](_page_14_Figure_10.jpeg)

<span id="page-14-1"></span>Figure 6: I<sub>CC</sub> in Low-Power Duty Cycle Mode

The inactive time will be determined by the value set in SLEEP CNT Address 0x32:0x33, bits 6:4. The A31301 offers eight discrete time frames, explained in [Table 4](#page-15-0).

<span id="page-14-0"></span>![](_page_14_Picture_313.jpeg)

![](_page_14_Picture_314.jpeg)

![](_page_14_Picture_15.jpeg)

![](_page_15_Picture_371.jpeg)

### <span id="page-15-0"></span>Table 4: SLEEP CNT Decode; LPDCM Inactive Time (t<sub>INACTIVE</sub>)

The active time will be determined by a combination of the value in BW Select and the number of magnetic sensing channels enabled.

## **Bandwidth Selection**

The A31301 has two parameters to control the device Bandwidth and update rate in active mode and low power mode. CIC\_BW\_ SEL, indirect address 0x14, bits 2:0, controls filtering modes on the A31301 for the X, Y, and Z magnetic channels in active mode while CIC\_BW\_SEL\_LPM in indrect address 0x14 bits 5:3 controls the filtering modes of the channels in low power mode duty

cycle mode. This setting will impact the resolution of sampled magnetic data, device update rate, and overall bandwidth.

A lower value for CIC\_BW\_SEL/LPM offers increased measurement resolution with a longer measurement duration. A higher value for CIC\_BW\_SEL/LPM offers faster measurement time at the expense of reduced resolution. This setting is valuable for controlling active time during low-power duty cycle mode or increasing response time. Typical noise versus CIC\_BW\_SEL/ LPM are listed in [Table 5](#page-15-1).

Update rate (typical) versus CIC\_BW\_SEL/LPM and active channels is shown in [Table 5.](#page-15-1) While the A31301 does update at high bandwidths internally, throughput may be limited by the communication protocol clocking frequency at the application level.

Magnetic sensing channels on the A31301 may be enabled independently with AFE\_CHAN\_DIS\_X, AFE\_CHAN\_DIS\_Y, and AFE\_CHAN\_DIS\_Z bits in the indirect space, or the equivalent AFE\_CHAN\_DIS\_X\_DIR, AFE\_CHAN\_DIS\_Y\_DIR, and AFE\_CHAN\_DIS\_Z\_DIR in the direct space.

Note: When updating the CIC\_BW\_SEL or CIC\_BW\_SEL LPM, the device will need to be reset for the change to correctly take effect.

<span id="page-15-1"></span>

| $-$ 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0 |                                         |                                                    |                                                           |                                                           |                               |                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|-------------------------------|---------------------------------|
| <b>BW Select</b><br>Value                                                                                                                                                                                                     | Approximate<br><b>Bandwidth</b><br>(Hz) | Approximate<br>Update Rate,<br>1 Channel $(\mu s)$ | Approximate<br><b>Update Rate,</b><br>2 Channel $(\mu s)$ | Approximate<br><b>Update Rate,</b><br>3 Channel $(\mu s)$ | <b>Z</b> Channel<br>Noise (G) | <b>X/Y Channel</b><br>Noise (G) |
| 0                                                                                                                                                                                                                             | 195.5                                   | 1024                                               | 6156                                                      | 9234                                                      | 0.052                         | 0.100                           |
|                                                                                                                                                                                                                               | 391                                     | 512                                                | 3084                                                      | 4626                                                      | 0.073                         | 0.141                           |
| $\overline{2}$                                                                                                                                                                                                                | 782                                     | 256                                                | 1548                                                      | 2322                                                      | 0.103                         | 0.200                           |
| 3                                                                                                                                                                                                                             | 1564                                    | 128                                                | 780                                                       | 1170                                                      | 0.146                         | 0.283                           |
| 4                                                                                                                                                                                                                             | 3128                                    | 64                                                 | 396                                                       | 594                                                       | 0.207                         | 0.400                           |
| 5                                                                                                                                                                                                                             | 6256                                    | 32                                                 | 204                                                       | 306                                                       | 0.293                         | 0.566                           |
| 6                                                                                                                                                                                                                             | 12512                                   | 16                                                 | 108                                                       | 162                                                       | 0.414                         | 0.800                           |
| 7                                                                                                                                                                                                                             | Not Supported                           |                                                    |                                                           |                                                           |                               |                                 |

**Table 5: Bandwidth Select, Filtering Modes, and Input Referred Noise (600 G Device Only)**

![](_page_15_Picture_14.jpeg)

## **INTERFACE INFORMATION**

## **I2C Interface**

I2C is a synchronous, 2-wire serial communication protocol which provides a full-duplex interface between two or more devices. The bus specifics two logic signals:

- 1. Serial Clock Line (SCL) output by the Controller.
- 2. Serial Data Line (SDA) output by either the Controller or the Peripheral.

The A31301 may only operate as a Peripheral device. Therefore, it cannot initiate any transactions on the I2C bus.

## **Data Transmission and Timing Considerations**

I2C communication is composed of several steps outlined in the following sequence.

- 1. Start Condition: Defined by a negative edge of the SDA line, initiated by the Controller, while SCL is high.
- 2. Address Cycle: 7-bit Peripheral address, plus 1 bit to indicate write (0) or read (1), followed by an Acknowledge bit.
- 3. Data Cycles: Reading or writing 8 bits of data, followed by an Acknowledge bit. This cycle can be repeated for multiple bytes of data transfer. The first data byte on a write could be the register address. See the following sections for further information.
- 4. Stop Condition: Defined by a positive edge on the SDA line, while SCL is high.

Except to indicate Start or Stop conditions, SDA must remain stable while the clock signal is high. SDA may only change states while SCL is low. It is acceptable for a Start or Stop condition to occur at any time during the data transfer. The A31301 will always respond to a Read or Write request by resetting the data transfer sequence.

The state of the Read/ $\overline{\text{Write}}$  bit is set to 0 to indicate a write cycle and set to 1 to indicate a read cycle.

The Controller monitors for an Acknowledge bit to confirm the Peripheral device (A31301) is responding to the address byte. When the A31301 decodes the 7-bit Peripheral address as valid, it responds by pulling SDA low during the ninth clock cycle.

When a data write is requested by the Controller, the A31301 pulls SDA low during the clock cycle following the data byte to indicate that the data has been successfully received.

After sending either an address byte or a data byte, the Controller must release the SDA line before the ninth clock cycle, allowing the handshake process to occur.

## **I2C Write Cycle Overview**

The write cycle to access registers on the A31301 are outlined in the sequence below.

- 1. Controller initiates Start Condition
- 2. Controller sends 7-bit Peripheral address and the write bit (0)
- 3. Controller waits for ACK from A31301
- 4. Controller sends 8-bit register address
- 5. Controller waits for ACK from A31301
- 6. Controller sends 15:8 bits of data
- 7. Controller waits for ACK from A31301
- 8. Controller sends 7:0 bits of data
- 9. Controller waits for ACK from A31301
- 10. Controller initiates Stop Condition

<span id="page-16-0"></span>The I<sup>2</sup>C write sequence is further illustrated in the timing diagrams below in [Figure 7](#page-16-0).

![](_page_16_Figure_32.jpeg)

1 2 3 4 5 6 7 8 9 1 2 3 4 5 6 7 8 9 1 2 3 4 5 6 7 8 9 1 2 3 4 5 6 7 8 9

**Figure 7: I2C Write Timing Diagram**

![](_page_16_Picture_35.jpeg)

## **Read Cycle Overview**

The read cycle to access registers on A31301 is outlined in the sequence below.

- 1. Controller initiates Start Condition
- 2. Controller sends 7-bit Peripheral address and the write bit (0)
- 3. Controller waits for ACK from A31301
- 4. Controller sends 8-bit register address
- 5. Controller waits for ACK from A31301
- 6. Initiate a Start Condition; this time it is referred to as a Restart Condition
- 7. Controller sends 7-bit Peripheral address and the read bit (1)
- 8. Controller waits for ACK from A31301
- 9. Controller receives 15:8 bits of data
- 10. Controller sends ACK to A31301
- 11. Controller receives 7:0 bits of data
- 12. Controller sends NACK to A31301
- 13. Controller initiates Stop Condition

The I2C read sequence is further illustrated in the timing diagrams in [Figure 8.](#page-17-0)

The timing diagram in [Figure 8](#page-17-0) shows the entire contents (bits 31:0) of a single register location being transmitted. Optionally, the I2C Controller may choose to replace the NACK with an ACK instead, which allows the read sequence to continue. This case will result in the transfer of contents (bits 31:24) from the following register, address  $+1$ . The Controller can then continue acknowledging, issue the not-acknowledge (NACK), or stop after any byte to stop receiving data.

Note that only the initial register address is required for reads, allowing for faster data retrieval. However, this restricts data retrieval to sequential registers when using a single read command. When the Controller provides a non-acknowledge bit and stop bit, the A31301 stops sending data. If nonsequential registers are to be read, separate read commands must be sent.

<span id="page-17-0"></span>Master Restart

![](_page_17_Figure_20.jpeg)

**Figure 8: I2C Read Timing Diagram**

![](_page_17_Picture_22.jpeg)

## **I2C CRC Byte**

The A31301 CRC feature is enabled by setting the I2C\_CRC\_ EN bit, indirect address 0x15, bit 18. When enabled, the A31301 read transaction returns one extra byte corresponding the CRC calculation of that read. The bytes of the I2C read sequence used for CRC calculation are:

- 1. 8-Bit Register Address
- 2. The 7-Bit Peripheral Address + Read bit (1'b1)
- 3. The two Data Bytes (16 Bits, MSB first)

The code is 8 bits in length and will be generated using the CRC8-ATM (0x83) polynomial:

 $p(x) = x^8 + x^2 + x + 1$ 

## **I2C Readback Modes**

The A31301 supports three different readback modes over the I2C interface, including single, continuous, and loopback modes. These modes simplify the process of repeatedly polling the A31301 for magnetic X, Y, Z, and Temperature data.

#### **SINGLE MODE**

A single write or read command to any register—this is the default mode and is best suited for setting fields and reading static registers. If desired, this mode can be used to read data in a typical serial fashion, but fast or full loop read modes are recommended for high-speed data retrieval. After each single read is complete, the controller shall issue a NACK to complete the transaction.

### **CONTINUOUS MODE**

Instead of issuing a NACK after a read request, the controller can keep issuing an ACK. When this is done the A31301 will continue transmitting data from the next address, address +2. This can be useful for reading data from successive registers, without

needing to send a read command for each register.

#### **LOOPBACK MODE**

Loopback mode on the A31301 is described in [Table 6](#page-18-0). The desired data to be returned serially in the loopback output register, I2C\_LOOP\_BACK\_16B, may be enabled by setting the appropriate bit(s) for I2C\_LOOPBACK\_CH\_SEL, direct address 0x34:0x35, bits 7:0. In this mode, the desired data will be loaded into the same read address sequentially, allowing continuous polling of a single register to obtain all of the necessary data. If a NACK is sent before the loopback sequence is complete, the loop will restart upon the next request.

#### <span id="page-18-0"></span>**Table 6: A31301 Looping Read Modes**

![](_page_18_Picture_275.jpeg)

## **I2C Addressing**

[Table 7](#page-19-0) outlines the different addresses available to the A31301. In the special case where AD0 and AD1 are both tied to VCC, the device will respond to the peripheral address stored in register I2C\_SLV\_ADDR in indirect space address 0x15 (bits 16:10). From the factory, this is set to 111, with the bit following the address indicating a read or write per the  $I<sup>2</sup>C$  specification. Note: Different values for the three MSBs of the address bits (A6, A5, and A4) are available for factory programming if a conflict with other units occurs in the application design.

![](_page_18_Picture_22.jpeg)

![](_page_19_Picture_672.jpeg)

#### <span id="page-19-0"></span>**Table 7: I2C Slave Address Decoding**

## **SPI Protocol**

The A31301 provides a full-duplex 4-pin SPI interface for each die. The sensor responds to commands received on the corresponding MOSI (Controller-Out Peripheral-In), SCLK (Serial Clock), and  $\overline{CS}$  (Chip Select) pins, and outputs data on the MISO (Controller-In Peripheral-Out) pin. The A31301 supports SPI mode 3 (CPOL = 1 and CPHA = 1).

## **SPI Interface Timing**

The SPI interface operates in pure peripheral mode, with the controller governing the SCLK, MOSI, and  $\overline{CS}$  lines. Clock frequencies up to 10 MHz are supported. [Figure 4](#page-7-0) shows timings of the Write and Read cycles.

## **SPI Message Frame Size**

An SPI transaction is a minimum of 16 bits in length. An extended 20-bit SPI packet allows 4 bits of CRC to accompany every data packet. The 4-bit CRC is automatically generated and placed on the MISO line during clocks pulses 17 through 20. The A31301 contains 16-bit primary access registers that are byte-addressable to match the SPI frame size. To access the 32-bit EEPROM, an extended access scheme is implemented, consisting of two 16-bit

registers containing the memory contents for a write, two 16-bit registers containing the memory contents for a read, and registers containing the memory locations for the write and read and execution control to begin and monitor the write/read.

## **SPI Error Checking**

The SPI CRC algorithm is based on the polynomial in the equation below, initialized with 0xF.

![](_page_19_Figure_13.jpeg)

### **Figure 9: SPI CRC**

For the A31301 to accept the CRC on the MOSI line, the EEPROM parameter, SPI\_CRC\_EN, must be set to 1. If the incoming SPI message is greater than 16 bits and SPI\_CRC\_  $EN = 0$ , the message will be ignored.

When enabled, the 4-bit CRC will be expected. If the CRC is incorrect, the SPI packet will be discarded. The MISO packet on the next message will be the previous read data.

![](_page_19_Picture_17.jpeg)

![](_page_20_Figure_3.jpeg)

**Figure 11: Twenty Bit SPI Message**

## **Write Cycle Overview**

Write cycles consist of 1 sync bit (low), 1 read/write bit (R/W) asserted high, 6 address bits (corresponding to the primary serial register), 8 data bits, and 4 optional CRC bits. To write a full 16-bit serial register, two Write commands are required (even and odd byte addresses). MOSI bits are clocked in on the rising edge of the controller-generated SCLK signal. The complete SPI packet is latched on the rising edge of the controller-generated  $(\overline{CS})$  signal.

The simultaneous MISO signal output represents the contents of the corresponding die SPI read packet, including 16 data bits and 4 optional CRC bits. The data bits correspond to the register contents selected during the previous read command. In the case where no previous read command was issued (for instance, a write command), the MISO line will transmit all zeros as a return.

## **Read Cycle Overview**

Read cycles have two stages: a Read command, selecting a serial register address, followed by another SPI command; it is during this second SPI command that data, from the selected register, is transmitted from the part to the host. Both commands consist of a 1-bit sync (low), a 1-bit R/W asserted low for a read,

6 address bits identifying the target register, and 8 data bits (these are immaterial because no data is being written), followed by 4 optional CRC bits.

In the first stage, as with the Write command, Read command MOSI bits are clocked-in on the rising edge of the controller generated SCLK signal, and data are latched on the rising edge of the  $(\overline{CS})$  signal. During the first Read stage, the simultaneous MISO signal output is either the contents of the SPI read data from a previous read command cycle, or the contents of the angle register, if the previous command was a write.

In the second stage, the Read command continues on the next falling edge of the controller-generated  $(\overline{CS})$  signal. The MISO bits are the contents of the register selected during the first stage, read 16 bits at a time. The MISO bits transmit on the falling edges of the SCLK signal, such that the controller can sample them on the SCLK rising edges.

Because an SPI Read command can transmit 16 data bits at one time, and the primary serial registers are built from one even and one odd byte, the entire 16-bit contents of one serial register may be transmitted with one SPI frame.

[Figure 12](#page-21-0) shows examples of both an SPI write and an SPI read request, using a 16-bit SPI message frame.

![](_page_20_Picture_15.jpeg)

![](_page_21_Figure_2.jpeg)

**Figure 12: SPI Read and Write Pulse Sequences**

## **EEPROM Margin Checking**

The A31301 contains a test mode known as EEPROM Margining to check the logic levels of the EEPROM bit cells. Due to non-idealities in transistors, current will slowly leak into or out of EEPROM cells and can, over time, cause small changes in the stored voltage level. Variances in voltage levels of the charge pump can result in a variety of stored EEPROM cell voltages when programming. If this value is marginally close to the threshold, the small drift over lifetime can cause this value to move across the threshold. This results in a corrupted EEPROM value. Because this drift happens slowly over time, if there is an issue, it may not appear for years. For this reason, it is important to perform margin testing (margining) to verify the internal voltage levels of EEPROM cells after programming and ensure there will be no issue in the future.

This test should be run after writing to the EEPROM to ensure the bit cell thresholds are within the specification for reliable EEPROM operation.

<span id="page-21-0"></span>To perform the test, set the volatile MARGIN\_START bit. Once set, the device will enter the test mode where all bit cells within the EEPROM array will be checked. The EEPROM margining is selectable to check all logic 1 thresholds (can be disabled by MARGIN NO MAX), logic 0 thresholds (can be disabled by MARGIN\_NO\_MIN), or both thresholds.

**Table 8: Margin Status Return Decoding**

| <b>MARGIN_STATUS</b> | <b>Meaning</b>                                  |
|----------------------|-------------------------------------------------|
|                      | Reset condition (no result from margin testing) |
|                      | Pass, no failure detected during margin testing |
|                      | Fail, failure detected during margin testing    |
|                      | Running, margin test is still running           |

The EEPROM margin test takes 1 ms (typ). After the EEPROM margin test has completed, the status can be read out via the MARGIN STATUS bit in the volatile space. The best practice is to perform EEPROM margin checking after end-of-line programming.

![](_page_21_Picture_11.jpeg)

## **MEMORY ACCESS**

The A31301 uses a Primary and Extended memory structure. The device uses EEPROM to permanently store configuration parameters for operation. EEPROM is user-programmable and permanently stores operation parameter values or customer information. The operation parameters are downloaded to shadow (volatile) memory at power-up. Shadow fields are initially loaded from corresponding fields in EEPROM, but can be overwritten, either by performing an extended write to the shadow addresses, or by reprogramming the corresponding EEPROM fields and powercycling the IC. Use of Shadow Memory is substantially faster than accessing EEPROM. In situations where many parameters need to be tested quickly, shadow memory is recommended for trying parameter values before permanently programming them into EEPROM. The shadow memory registers have the same format as the EEPROM and are accessed at extended addresses 0x20 higher than the equivalent EEPROM address. Unused bits in the EEPROM do not exist in the related shadow register and will return 0 when read. Shadow registers do not contain the ECC bits. The Serial Interface Primary Access Registers can be read or written to without the customer access code. The mapping of bits from register addresses in EEPROM to their corresponding register addresses in shadow is shown in the EEPROM tables in the Indirect Memory Section. The Access Register is used to unlock the device. The access code will need to be written to ACCESS\_ KEY [15:0] one byte at a time. Once unlocked, EEPROM and Shadow registers may be written.

Extended access is provided to additional memory space via the primary registers. This access includes the EEPROM, shadow registers, and registers for additional status and diagnostics. All extended registers are 32 bits wide.

## **Customer Access Modes**

The device memory contains nonvolatile EEPROM and volatile registers that are accessible via the serial interface through SPI or I2C communication mode. The memory address space is divided into three areas: factory, customer, and general access.

Customer access is controlled by an access code shown in [Table 9.](#page-22-0) The access codes contain 32 bits.

To send the access codes shown in [Table 9](#page-22-0), the user writes to the Access register with four consecutive 8-bit writes.

When the customer access code is received, factory registers are addressable but are read-only.

<span id="page-22-1"></span><span id="page-22-0"></span>![](_page_22_Picture_318.jpeg)

![](_page_22_Picture_319.jpeg)

## **Read Transaction from EEPROM (or Shadow Memory)**

Invoking an extended read access is a three-step process:

- 1. Load the INDIRECT\_RD\_ADDR parameter with the target extended address. INDIRECT\_RD\_ADDR is the 8-bit extended address that determines which extended memory address will be accessed.
- 2. Invoke the extended access by writing the primary INDI-RECT\_RD\_STATUS register EXR bit with 1. The INDI-RECT\_RD\_ADDR address is then read, and the data is loaded into the INDIRECT\_RD\_DATA\_MSB and INDI-RECT\_RD\_DATA\_LSB registers.
- 3. Read the INDIRECT RD DATA MSB and INDIRECT RD\_DATA\_LSB registers to get the extended data. This will take multiple packets to obtain all 32 bits.

The RDN bit in the INDIRECT\_RD\_STATUS register can be polled to determine if the read access is complete before reading the data. Shadow register reads complete in one system clock cycle after synchronization. Do not attempt to read the INDI-RECT\_RD\_DATA\_MSB and INDIRECT\_RD\_DATA\_LSB registers if the read access is potentially in process, because it could change during serial access and the data would be inconsistent. It is also possible that an SPI CRC error would be detected if the data were to change during the serial read via the SPI interface.

For example, to read location 0x1F in the EEPROM:

- Write 0x1F to the lower 8 bits of INDIRECT\_RD\_ADDR (0x1F to Address 0x0B)
- Write 0x80 to INDIRECT\_RD\_STATUS
- Read INDIRECT\_RD\_STATUS until bit 0 (RDN) is set (or wait enough time)
- Read NDIRECT\_RD\_DATA\_MSB (upper 16 bits of read data)
- Read NDIRECT\_RD\_DATA\_LSB (lower 16 bits of read data)

![](_page_22_Picture_24.jpeg)

## **Write Transaction to EEPROM (or Shadow Memory)**

Invoking an extended write access is a three-step process:

- 1. Load the INDIRECT WR ADDR parameter with the target extended address.
- 2. Load the INDIRECT WR DATA MSB and INDIRECT WR\_DATA\_LSB registers with the data to be written to the target. This will take multiple writes to load all 32 bits of data.
- 3. Invoke the extended access by writing the primary INDI-RECT\_WR\_STATUS register EXW bit with 1.

The INDIRECT\_WR\_ADDR address is then written with the 32-bit INDIRECT\_WR\_DATA\_MSB and INDIRECT\_WR DATA\_LSB data. The WDN bit in the INDIRECT\_WR\_STATUS register can be polled to determine when the write completes.

## **Shadow Memory Read and Write Transactions**

Shadow memory Read and Write transactions are identical to those for EEPROM. Instead of addressing to the EEPROM addresses, one must address to the Shadow Extended addresses, which are located at an offset of 0x20 above the EEPROM.

## **Shared Factory and Customer Trim Registers**

The memory contents in addresses 0x07 through 0x12 contain registers used to factory-trim the devices for highest sensing accuracy in any application where the input vectors match in amplitude. If the application requires additional end-of-line adjustment of the device trim these registers can be adjusted by the customer.

NOTE: It is up to the customer to ensure accuracy of the device after end-of-line programming.

### **Memory Access in Low Power Modes**

When in Sleep mode or Low Power Duty Cycle Mode, OP\_  $MODE = 3-6$ , Read/Write access is limited to critical registers to help conserve power. Only a subset of the direct space registers are available that are necessary to use the part in normal operation. Writes are only possible to direct space addresses 0x32-0x33, which contains device configuration paramters. For Reads, direct space address 0x12-0x2B and 0x32-0x33 are available in the I2C interface and 0x1C-0x2A and 0x32-0x33 for the SPI interface. See the MEMORY MAP section for more information on the contents of these registers.

![](_page_23_Picture_15.jpeg)

## **MEMORY MAP**

The A31301 uses a Primary and Extended memory structure designated as direct (Primary) and indirect (extended) space.

## **Direct Primary Space**

#### **Table 10: Direct Memory Map**

![](_page_24_Picture_355.jpeg)

The direct register map is the main access point to the information of the device. During normal operation, the host will request information from the device by reading the direct register. This will be output/status information, or volatile configuration parameters. Non-volatile configuration of the device, and certain volatile test features are accessible by using the Indirect Write/Read registers

#### **Table 11: NOP Register**

![](_page_24_Picture_356.jpeg)

![](_page_24_Picture_10.jpeg)

#### **Table 12: Indirect Write Registers**

![](_page_25_Picture_482.jpeg)

#### **INDIRECT\_WR\_ADDR (0x02:0x03 [7:0])**

Address to be used for an extended write.

#### **INDIRECT\_WR\_DATA\_3 (0x04:0x05 [15:8])**

Most significant 8 bits of data to be written to the extended space (Bits [31:24]).

#### **INDIRECT\_WR\_DATA\_2 (0x04:0x05 [7:0])**

Next 8 bits of data to be written to the extended space (Bits  $[23:16]$ ).

#### **INDIRECT\_WR\_DATA\_1 (0x06:0x07 [15:8])**

Next 8 bits of data to be written to the extended space (Bits [15:8]).

#### **INDIRECT\_WR\_DATA\_0 (0x06:0x07 [7:0])**

Least Significant 8 bits of data to be written to the extended space (Bits [7:0]).

#### **EXW (0x08:0x09 [15])**

Initiate extended write by writing with 1. Sets WIP, clears WDN, always reads back 0.

#### **WIP (0x08:0x09 [8])**

Extended write in progress when 1.

#### **WDN (0x08:0x09 [0])**

Extended write done when 1.

#### **Table 13: Indirect Read Registers**

![](_page_25_Picture_483.jpeg)

#### **INDIRECT\_RD\_ADDR (0x0A:0x0B [7:0])**

Address to be used for an extended read.

#### **EXR (0x0C:0x0D [15])**

Initiate extended read by writing with 1. Sets RIP, clears RDN, always reads back 0.

#### **RIP (0x0C:0x0D [8])**

Extended read in progress when 1.

#### **RDN (0x08:0x09 [0])**

Extended read done when 1.

#### **INDIRECT\_RD\_DATA\_3 (0x0E:0x0F [15:8])**

Most significant 8 bits of data returned from the extended space (Bits [31:24]).

#### **INDIRECT\_RD\_DATA\_2 (0x0E:0x0F [7:0])**

Next 8 bits of data returned from the extended space (Bits  $[23:16]$ ).

#### **INDIRECT\_RD\_DATA\_1 (0x10:0x11 [15:8])**

Next 8 bits of data returned from the extended space (Bits [15:8]).

#### **INDIRECT\_RD\_DATA\_0 (0x10:0x11 [7:0])**

Least Significant 8 bits of data returned from the extended space (Bits [7:0]).

![](_page_25_Picture_38.jpeg)

#### **Table 14: I2C Only Registers**

![](_page_26_Picture_357.jpeg)

Note: The registers listed here are exclusively for use in I2C device modes. In SPI mode, these registers are to be considered "do not read," and any results read in from these registers is considered invalid. The digital ports (I<sup>2</sup>C/SPI) differ in their interfacing to the internal registers to accommodate different data speeds and other configurations. For SPI modes, please see the SPI section which follows.

#### **I2C\_LOOP\_BACK\_16B (0x12:0x13 [15:0])**

This register provides the 16-bit result of the last channel read per the loop-back configuration register (See I2C\_LOOPBACK\_ CH\_SEL).

#### **Y\_CHANNEL\_8B (0x14:0x15 [15:8])**

This register provides a fast, partial, result of the Y-axis channel data. The upper 8 bits of the 15-bit register, (Y\_CHANNEL\_15B) is provided for the user, providing values of up to  $\pm 127$  counts for the channel data.

#### **X\_CHANNEL\_8B (0x14:0x15 [7:0])**

This register provides a fast, partial, result of the X axis channel data. The upper 8 bits of the 15-bit register, (X\_CHANNEL\_15B) is provided for the user, providing values of up to  $\pm 127$  counts for the channel data.

#### **TEMPERATURE\_8B (0x16:0x17 [15:8])**

This register provides a fast, partial, result of the Temperature Sensor Output data. The upper 8 bits of the 12-bit register, (TEMPERATURE\_12B) is provided for the user.

#### **Z\_CHANNEL\_8B (0x16:0x17 [7:0])**

This register provides a fast, partial, result of the Z axis channel data. The upper 8 bits of the 15-bit register, (Z\_CHANNEL\_15B) is provided for the user, providing values of up to  $\pm 127$  counts for the channel data.

#### **ANGLE\_8B (0x18:0x19 [15:8])**

This register provides a fast, partial result of the Angle output register. The upper 8-bits of unsigned data are stored here from the 15-bit unsigned register (ANGLE\_15B). The angle register provides an output of 0-255 counts to represent either true angle (1.41176 degrees-per-LSB) or linear position (0.39215% per LSB).

#### **RADIUS\_SQ\_8B (0x18:0x19 [7:0])**

This register provides a fast, partial result of the Magnitude output register. The upper 8-bits of unsigned data are stored here from the 15-bit unsigned register (RADIUS\_15B). The Radius-Squared register provides a magnitude of sensed field, granting the user the capability of producing angle-vectors numerically without additional computational requirements on the host microcontroller.

#### **SIN\_8B (0x1A:0x1B [15:8])**

This register provides a fast, signed output for the SINE channel input to the angle calculation. The upper 8-bits of unsigned data is stored here from the 15-bit signed register (SINE\_15B)

#### **COS\_8B (0x1A:0x1B [7:0])**

This register provides a fast, signed output for the COSINE channel input to the angle calculation. The upper 8-bits of unsigned data is stored here from the 15-bit signed register (COSINE\_15B)

#### **I2C\_LOOPBACK\_CH\_SEL (0x34:0x35 [7:0])**

This register serves to configure the power saving options of the A31301. Here, the operational mode (Active, Low-Power Duty-Cycling, Sleep) is configured, and any subsequent options pertaining to those modes are set.

![](_page_26_Picture_25.jpeg)

#### **Table 15: Output Registers**

![](_page_27_Picture_356.jpeg)

#### **TEMPERATURE\_12B (0x1C:0x1D[11:0])**

This register holds the 12-bit signed temperature sensor output.

#### **X\_CHANNEL\_15B (0x1E:0x1F[14:0])**

This register holds the 15-bit signed output of the X-axis sensor output.

#### **Y\_CHANNEL\_15B (0x20:0x21[14:0])**

This register holds the 15-bit signed output of the Y-axis sensor output.

#### **Z\_CHANNEL\_15B (0x22:0x23[14:0])**

This register holds the 15-bit signed output of the Z-axis sensor output.

#### **ANGLE\_15B (0x24:0x25[14:0])**

This register holds the unsigned output of the calculated Angle. When handled as an angle, the register output is 0.0109863°/ LSB. When used as a linear position output, each bit holds a value of 0.0030518%/LSB.

#### **RADIUS\_15B (0x26:0x27 [14:0])**

This register provides a magnitude (squared) of sensed field, granting the user the capability of producing angle vectors numerically without additional computational requirements on the host microcontroller.

#### **SINE\_15B (0x28:0x29 [14:0])**

This register provides a signed output for the SINE channel input to the angle calculation set by CORDIC\_SEL.

#### **COSINE\_15B (0x2A:0x2B[14:0])**

This register provides a signed output for the COSINE channel input to the angle calculation set by CORDIC\_SEL.

#### **X\_RAW\_FILT\_OUT\_15B (0x2C:0x2D[14:0])**

This register provides the raw output of the X channel before any trim is applied. This can be useful for debugging issues with expected output in the X\_CHANNEL\_15B output.

#### **Y\_RAW\_FILT\_OUT\_15B (0x2E:0x2F[14:0])**

This register provides the raw output of the Y channel before any trim is applied. This can be useful for debugging issues with expected output in the Y\_CHANNEL\_15B output.

#### **Z\_RAW\_FILT\_OUT\_15B (0x30:0x31[14:0])**

This register provides the raw output of the Z channel before any trim is applied. This can be useful for debugging issues with expected output in the Z\_CHANNEL\_15B output.

![](_page_27_Picture_26.jpeg)

#### **Table 16: Control Registers**

![](_page_28_Picture_374.jpeg)

#### **START\_SAMPLE (0x32:0x33[12])**

If STATUS\_READY parameter is cleared, the START\_SAMPLE parameter will trigger an internal conversion to begin. Device is in standby mode until this parameter is set, or the INT/SAMPLE pin is pulled to active state.

### **INTERRUPT\_FLAG (0x32:0x33[11])**

This is a latched bit that will assert to 1 when an interrupt occurs. The interrupt functionality is set by INTERRUPT\_SEL\_DIR in the direct space or INT\_SEL in the indirect space. This bit will need to be set to 0 by a write from the host.

#### **STATUS\_READY (0x32:0x33[10])**

This is a latched but that indicates a new sample is ready after the START\_SAMPLE bit is set to start a new conversion. This bit will need to be set to 0 by a write from the host.

#### **SLEEP\_CNT (0x32:0x33[6:4])**

The SLEEP\_CNT parameter controls the Low Power Duty Cycle Mode inactive time. See Operation Modes section for decode.

#### **OP\_MODE (0x32:0x33[3:1])**

OP\_MODE will set the operation configuration of the A31301 with regards to power use. The different options are described in the Operation Modes Section.

### **INTERRUPT\_THR\_MSB\_DIR (0x36:0x37[11:8])**

This parameter sets the MSBs of the programmable threshold for the Interrupt functionality. See Interrupt Mode in the Special Function Pin section for more information.

#### **INTERRUPT\_THR\_LSB\_DIR (0x36:0x37[7:0])**

This parameter sets the LSBs of the programmable threshold for the Interrupt functionality. See Interrupt Mode in the Special Function Pin section for more information.

### **AFE\_CHAN\_DIS\_Z\_DIR (0x38:0x39[13])**

This is a direct space copy of the AFE\_CHAN\_DIS\_Z bit from indirect space. Z channel disable, shuts off the Z channel to reduce power and processing time if unused.

#### **AFE\_CHAN\_DIS\_Y\_DIR (0x38:0x39[12])**

This is a direct space copy of the AFE\_CHAN\_DIS\_Y bit from indirect space. Y channel disable, shuts off the Y channel to reduce power and processing time if unused.

#### **AFE\_CHAN\_DIS\_X\_DIR (0x38:0x39[11])**

This is a direct space copy of the AFE\_CHAN\_DIS\_X bit from indirect space. X channel disable, shuts off the X channel to reduce power and processing time if unused.

![](_page_28_Picture_24.jpeg)

#### **POL\_F\_Z\_DIR (0x38:0x39[10])**

This is a direct space copy of the POL $F$   $Z$  bit from indirect space which flips the polarity of the Z channel output.

#### **POL\_F\_Y\_DIR (0x38:0x39[9])**

This is a direct space copy of the POL\_F\_Y bit from indirect space which flips the polarity of the Y channel output.

#### **POL\_F\_X\_DIR (0x38:0x39[8])**

This is a direct space copy of the POL $F_X$  bit from indirect space which flips the polarity of the X channel output.

#### **INTERRUPT\_SEL\_DIR (0x38:0x39[6:3])**

This is a direct space copy of the INT\_SEL parameter from indirect space. This selects the signal to compare against the programmed threshold in INTERRUPT\_THR\_MSB/LSB\_DIR as shown in the table in the Interrupt Mode in the Special Function Pin section.

#### **INTERRUPT\_SIGN\_DIR (0x38:0x39[2])**

This is a direct space copy of the INT\_SIGN parameter from indirect space. This selects the sign of the comparison to the threshold to set the interrupt from signal less than the programmed threshold (0, default) to signal greater than the programmed threshold (1). See the Interrupt Mode in the Special Function Pin section for more information.

### **INTERRUPT\_FLAG\_LATCH\_DIR (0x38:0x39[1])**

This is a direct space copy of the INT\_FLAG\_LATCH parameter from indirect space. This sets whether the INT/SAMPLE pin will latch asserted when the condition is removed. The default, 0, case is the INT/SAMPLE pin output will not stay asserted. See the Interrupt Mode in the Special Function Pin section for more information.

#### **SAMPLE\_INT\_POLARITY\_DIR (0x38:0x39[0])**

This is a direct space copy of SMPL\_INT\_POL. Controls polarity of the special function bin to be active low (0, default) or active high (1).

#### **CORDIC\_BW\_SEL\_LPM\_DIR (0x3A:0x3B[10:8])**

This is a direct space copy of the CIC\_BW\_SEL\_LPM parameter in indirect space. Sets the BW in Low Power Mode (OP\_MODE  $= 3,4$ ). Sets the amount of time the part is awake making conversions for each active channel before returning to sleep. See Bandwidth Selection and Low Power Duty Cycle Mode (LPDCM) sections for more information.

#### **CORDIC\_BW\_SEL\_DIR (0x3A:0x3B[6:4])**

This is a direct space copy of the CIC\_BW\_SEL parameter in indirect space. Sets the BW in Active Mode (OP  $MODE = 0,1$ , or 2). See Bandwidth Selection section for more information.

### **CORDIC\_POL\_DIR (0x3A:0x3B[3])**

This is a direct space copy of the CORIC\_POL parameter in indirect space. This sets the output to be increasing in code or decreasing in code for an increasing magnetic angle input. See Magnetic Sensor(s) Output for more information.

#### **CORDIC\_SEL\_DIR (0x3A:0x3B[2:0])**

This is a direct space copy of the CORIC\_SEL parameter in indirect space. This sets the two channels used for the ATAN angle calculation. See Magnetic Sensor(s) Output for more information.

#### **Table 17: Reserved Register**

![](_page_29_Picture_301.jpeg)

#### **RESERVED (0x3C:0x3D[15:0])**

This register is reserved for factory use and should be left as zero for device functionality to be maintained.

![](_page_29_Picture_29.jpeg)

#### **Table 18: Access Register**

![](_page_30_Picture_286.jpeg)

#### **ACCESS\_KEY (0x3E:0x3F[15:0])**

Location for sending the access code to the device. See [Memory Access on page 23](#page-22-1) section for instruction.

### **Indirect Extended Space**

**ECC\_\*** parameters contain ECC error flags in the event of a single- or multi-bit error being detected in a row.

**UNUSED\_\*** parameters are empty space in the memory that have no function.

#### **Table 19: EEPROM/Shadow Memory: ID Parameters**

![](_page_30_Picture_287.jpeg)

**FACTORY\_ID\_0 (EEPROM: 0x00, Shadow: None [25:22])**

Factory use identification parameter.

#### **Y\_DIE\_LOC (EEPROM: 0x00, Shadow: None [21:14])**

Die location on wafer in Y dimension.

#### **X\_DIE\_LOC (EEPROM: 0x00, Shadow: None [13:6])**

Die location on wafer in X dimension.

## **EEPROM\_REV (EEPROM: 0x00, Shadow: None [5:0])**

EEPROM revision.

#### **FACTORY\_ID\_1 (EEPROM: 0x01, Shadow: None [25:22])**

Factory use identification parameter.

#### **FACTORY\_LOT (EEPROM: 0x01, Shadow: None [21:6])**

Factory Lot Number.

#### **FACTORY\_WAFER (EEPROM: 0x01, Shadow: None [5:0])**

Factory Wafer Number in Lot.

![](_page_30_Picture_25.jpeg)

![](_page_31_Picture_382.jpeg)

#### **Table 20: EEPROM/Shadow Memory: Trim Parameters**

#### **POL\_F\_X (EEPROM: 0x07, Shadow: 0x27 [15])**

X channel polarity bit.

#### **AFE\_CHAN\_DIS\_X (EEPROM: 0x07, Shadow: 0x27 [14])**

X channel disable, shuts off the X channel to reduce power and processing time if unused.

#### **SENS\_F\_X (EEPROM: 0x07, Shadow: 0x27 [13:0])**

X Channel sensitivity adjustment. Used to align the channels at the factory trim, and available for corrections when installed in application. Note if this parameter is adjusted in application, factory accuracy is no longer ensured.

Range:  $0 \times$  to  $8 \times$ . Step Size: 2–11.

#### **POL\_F\_Y (EEPROM: 0x08, Shadow: 0x28 [15])**

Y channel polarity bit.

#### **AFE\_CHAN\_DIS\_Y (EEPROM: 0x08, Shadow: 0x28 [14])**

Y channel disable, shuts off the Y channel to reduce power and processing time if unused.

#### **SENS\_F\_Y (EEPROM: 0x08, Shadow: 0x28 [13:0])**

Y Channel sensitivity adjustment. Used to align the channels at the factory trim, and available for corrections when installed in application. Note if this parameter is adjusted in application, factory accuracy is no longer ensured.

Range:  $0 \times$  to  $8 \times$ . Step Size: 2–11.

## **POL\_F\_Z (EEPROM: 0x09, Shadow: 0x29 [15])**

Z channel polarity bit.

#### **AFE\_CHAN\_DIS\_Z (EEPROM: 0x09, Shadow: 0x29 [14])**

Z channel disable, shuts off the Z channel to reduce power and processing time if unused.

#### **SENS\_F\_Z (EEPROM: 0x09, Shadow: 0x29 [13:0])**

Z Channel sensitivity adjustment. Used to align the channels at the factory trim, and available for corrections when installed in application. Note if this parameter is adjusted in application, factory accuracy is no longer ensured.

Range:  $0 \times$  to  $8 \times$ . Step Size: 2–11.

![](_page_31_Picture_25.jpeg)

#### **SENSTC\_CLD\_F\_X (EEPROM: 0x0D, Shadow: 0x2D [22:12])**

X Channel sensitivity adjustment for  $-40^{\circ}$ C  $\leq T_A < 25^{\circ}$ C temperature segment. Used to align the channels at the factory trim to a target compensation, and available for corrections when installed in application. Note if this parameter is adjusted in application, factory accuracy is no longer ensured.

Range: ±0.78%/°C. Step Size: –7.63e-4%/°C.

#### **OFFSETC\_CLD\_F\_X (EEPROM: 0x0D, Shadow: 0x2D [11:0])**

X Channel offset adjustment for  $-40^{\circ}$ C  $\leq T_A < 25^{\circ}$ C temperature segment. Used to correct the channels offset at the factory trim in the cold temperature segment, and available for corrections when installed in application. Note if this parameter is adjusted in application, factory accuracy is no longer ensured.

Range:  $\pm 64$  LSB<sub>15</sub>/°C. Step Size:  $-0.0313$  LSB<sub>15</sub>%/°C.

#### **SENSTC\_CLD\_F\_Y (EEPROM: 0x0E, Shadow: 0x2E [22:12])**

Y Channel sensitivity adjustment for  $-40^{\circ}$ C  $\leq T_A < 25^{\circ}$ C temperature segment. Used to align the channels at the factory trim to a target compensation, and available for corrections when installed in application. Note if this parameter is adjusted in application, factory accuracy is no longer ensured.

Range: ±0.78%/°C. Step Size: –7.63e-4%/°C.

#### **OFFSETC\_CLD\_F\_Y (EEPROM: 0x0E, Shadow: 0x2E [11:0])**

Y Channel offset adjustment for  $-40^{\circ}$ C  $\leq T_A < 25^{\circ}$ C temperature segment. Used to correct the channels offset at the factory trim in the cold temperature segment, and available for corrections when installed in application. Note if this parameter is adjusted in application, factory accuracy is no longer ensured.

Range:  $\pm 64$  LSB<sub>15</sub>/°C. Step Size:  $-0.0313$  LSB<sub>15</sub>%/°C.

#### **SENSTC\_CLD\_F\_Z (EEPROM: 0x0F, Shadow: 0x2F [22:12])**

Z Channel sensitivity adjustment for  $-40^{\circ}$ C  $\leq T_A < 25^{\circ}$ C temperature segment. Used to align the channels at the factory trim to a target compensation, and available for corrections when installed in application. Note if this parameter is adjusted in application, factory accuracy is no longer ensured.

Range: ±0.78%/°C. Step Size: –7.63e-4%/°C.

#### **OFFSETC\_CLD\_F\_Z (EEPROM: 0x0F, Shadow: 0x2F [11:0])**

Z Channel offset adjustment for  $-40^{\circ}$ C  $\leq T_A < 25^{\circ}$ C temperature segment. Used to correct the channels offset at the factory trim in the cold temperature segment, and available for corrections when installed in application. Note if this parameter is adjusted in application, factory accuracy is no longer ensured.

Range:  $\pm 64$  LSB<sub>15</sub>/°C. Step Size:  $-0.0313$  LSB<sub>15</sub>%/°C.

#### **SENSTC\_HOT\_F\_X (EEPROM: 0x10, Shadow: 0x30 [22:12])**

X Channel sensitivity adjustment for  $25^{\circ}$ C < T<sub>A</sub>  $\leq 85^{\circ}$ C temperature segment. Used to align the channels at the factory trim to a target compensation, and available for corrections when installed in application. Note if this parameter is adjusted in application, factory accuracy is no longer ensured.

Range: ±0.39%/°C. Step Size: 3.81e-4%/°C.

#### **OFFSETC\_HOT\_F\_X (EEPROM: 0x10, Shadow: 0x30 [11:0])**

X Channel offset adjustment for  $25^{\circ}$ C < T<sub>A</sub>  $\leq 85^{\circ}$ C temperature segment. Used to correct the channels offset at the factory trim in the cold temperature segment, and available for corrections when installed in application. Note if this parameter is adjusted in application, factory accuracy is no longer ensured.

Range:  $\pm 32$  LSB<sub>15</sub>/°C. Step Size:  $0.0156$  LSB<sub>15</sub>%/°C.

#### **SENSTC\_HOT\_F\_Y (EEPROM: 0x11, Shadow: 0x31 [22:12])**

Y Channel sensitivity adjustment for  $25^{\circ}$ C < T<sub>A</sub>  $\leq 85^{\circ}$ C temperature segment. Used to align the channels at the factory trim to a target compensation, and available for corrections when installed in application. Note if this parameter is adjusted in application, factory accuracy is no longer ensured.

Range: ±0.39%/°C Step Size: 3.81e-4%/°C

#### **OFFSETC\_HOT\_F\_Y (EEPROM: 0x11, Shadow: 0x31 [11:0])**

Y Channel offset adjustment for  $25^{\circ}$ C < T<sub>A</sub>  $\leq 85^{\circ}$ C temperature segment. Used to correct the channels offset at the factory trim in the cold temperature segment, and available for corrections when installed in application. Note if this parameter is adjusted in application, factory accuracy is no longer ensured.

Range:  $\pm 32$  LSB<sub>15</sub>/°C Step Size:  $0.0156$  LSB<sub>15</sub>%/°C

![](_page_32_Picture_32.jpeg)

#### **SENSTC\_HOT\_F\_Z (EEPROM: 0x12, Shadow: 0x32 [22:12])**

Z Channel sensitivity adjustment for  $25^{\circ}$ C < T<sub>A</sub>  $\leq$  85°C temperature segment. Used to align the channels at the factory trim to a target compensation, and available for corrections when installed in application. Note if this parameter is adjusted in application, factory accuracy is no longer ensured.

Range: ±0.39%/°C. Step Size: 3.81e-4%/°C.

#### **OFFSETC\_HOT\_F\_Z (EEPROM: 0x12, Shadow: 0x32 [11:0])**

Z Channel offset adjustment for  $25^{\circ}$ C < T<sub>A</sub>  $\leq 85^{\circ}$ C temperature segment. Used to correct the channels offset at the factory trim in the cold temperature segment, and available for corrections when installed in application. Note if this parameter is adjusted in application, factory accuracy is no longer ensured.

Range:  $\pm 32$  LSB<sub>15</sub>/°C. Step Size:  $0.0156$  LSB<sub>15</sub>%/°C.

![](_page_33_Picture_8.jpeg)

![](_page_34_Picture_335.jpeg)

#### **Table 21: EEPROM/Shadow Memory: Device Configuration Parameters**

#### **SMPL\_INT\_POL (EEPROM: 0x13, Shadow: 0x33 [22])**

Controls polarity of of the special function bin to be active low (0, default) or active high (1).

#### **INT\_FLAG\_LATCH (EEPROM: 0x13, Shadow: 0x33 [21])**

This sets whether or not the INT/SAMPLE pin will latch asserted when the condition is removed. The default, 0, case is the INT/ SAMPLE pin output will not stay asserted. See the Interrupt Mode in the Special Function Pin section for more information.

#### **INT\_SIGN (EEPROM: 0x13, Shadow: 0x33 [20])**

This selects the sign of the comparison to the threshold to set the interrupt from signal less than the programmed threshold (0, default) to signal greater than the programmed threshold (1). See the Interrupt Mode in the Special Function Pin section for more information.

#### **INT\_SEL (EEPROM: 0x13, Shadow: 0x33 [19:16])**

This selects the signal to compare against the programmed threshold in INTERRUPT\_THR\_MSB/LSB\_DIR as shown in the table in the Interrupt Mode in the Special Function Pin section.

#### **INT\_THR (EEPROM: 0x13, Shadow: 0x33 [15:4])**

This sets the threshold value for the interrupt comparison that is loaded into INTERRUPT\_THR\_MSB/LSB\_DIR upon a reset. See Interrupt Mode in the Special Function Pin section for more information.

#### **CORDIC\_POL (EEPROM: 0x13, Shadow: 0x33 [3])**

This sets the output to be increasing in code or decreasing in code for an increasing magnetic angle input. See Magnetic Sensor(s) Output for more information.

#### **CORDIC\_SEL (EEPROM: 0x13, Shadow: 0x33 [2:0])**

This sets the two channels used for the ATAN angle calculation. See Magnetic Sensor(s) Output for more information.

#### **CIC\_BW\_SEL\_LPM (EEPROM: 0x14, Shadow: 0x34 [5:3])])**

Sets the BW in Low Power Mode (OP\_MODE = 3,4). Sets the amount of time the part is awake making conversions for each active channel before returning to sleep. See Bandwidth Selection and Low Power Duty Cycle Mode (LPDCM) sections for more information.

![](_page_34_Picture_20.jpeg)

#### **CIC\_BW\_SEL (EEPROM: 0x14, Shadow: 0x34 [2:0])])**

Sets the BW in Active Mode (OP\_MODE =  $0, 1,$  or 2). See Bandwidth Selection section for more information.

#### **INT\_EDGE\_RATE (EEPROM: 0x15, Shadow: 0x35 [21]))**

Interrupt output pin edge rate. Set to 0 for faster edge and higher speed communications, and 1 for slower edge for power savings.

#### **SPI\_EDGE\_RATE (EEPROM: 0x15, Shadow: 0x35 [20])**

SPI output edge filtering. Set to 0 for faster edge and higher speed communications, and 1 for slower edge for power savings.

#### **SPI\_CRC\_EN (EEPROM: 0x15, Shadow: 0x35 [19])**

This parameter enables the CRC on the SPI message. When set, the SPI packet is 20 bits: 16 bits of data and 4 bits of CRC. See the SPI Error Checking section for more information.

#### **I2C\_CRC\_EN (EEPROM: 0x15, Shadow: 0x35 [18])**

This parameter enables the CRC on the I<sup>2</sup>C message frame. When set, the 8-bit CRC is added to the read transaction. See the I2C CRC Byte section for more information.

#### **I2C\_SLV\_ADDR\_IGNORE (EEPROM: 0x15, Shadow: 0x35 [17])**

When this parameter is set, the device will respond to any I<sup>2</sup>C command, ignoring the address.

#### **I2C\_SLV\_ADDR (EEPROM: 0x15, Shadow: 0x35 [16:10])**

Used to set the peripheral address for I2C communications when the external pins are set high, or I2C\_DIS\_SLV\_ADDR is set to one. See the I2C Addressing section for more information.

#### **I2C\_THRESH\_SEL (EEPROM: 0x15, Shadow: 0x35 [9])**

This parameter sets the input thresholds for the I2C communication to either 3.0 V compatible (0, default) or 1.8 V compatible (1).

#### **I2C\_DIS\_SLV\_ADDR (EEPROM: 0x15, Shadow: 0x35 [8])**

Disable the external I2C address pins and latches the current address. The address pins are constantly scanned after power on to check for change in address. If this bit is set, the last detected address will be latched. If this is set at power on, the address will be set to 96.

#### **SPARE\_15 (EEPROM: 0x15, Shadow: 0x35 [7:2])**

Unused space in the EEPROM.

#### **DATA\_LATCH (EEPROM: 0x15, Shadow: 0x35 [1])**

This parameter allows disabling the latching feature of the output registers. When set to zero, the registers will continuously update as soon as a new sample is ready for each independent register. When set to 1, the output registers will latch from the same point in time allowing the host to read each register without them updating. To initiate a new latching of the data when DATA\_  $LATCH = 1$ , the STATUS READY bit will need to be cleared.

#### **INTERFACE\_SELECT (EEPROM: 0x15, Shadow: 0x35 [0])**

Sets the active interface to I<sup>2</sup>C when 0, and to SPI when 1.

![](_page_35_Picture_26.jpeg)

#### **Table 22: Indirect Volatile Parameters**

![](_page_36_Picture_436.jpeg)

#### **EE\_LOOP (0x44 [12])**

Causes margin or pattern testing to loop until an error is found.

#### **EE\_TEST\_ADDR (0x44[11:7])**

If EE\_USE\_TEST\_ADDR is set, then margining or pattern test will start at the address programmed in EE\_TEST\_ADDR. If the test fails, this parameter will contain the failing address.

#### **EE\_USE\_TEST\_ADDR (0x44 [6])**

Sets the starting address for margining to EE\_TEST\_ADDR when set to 1. If EE\_LOOP is set, this is ignored, and the testing always starts at 0x00.

#### **MARGIN\_MIN\_MAX\_FAIL (0x44 [5])**

If margining fails, this bit indicates if the min or max reference failed. If MARGIN\_STATUS = 2 and MARGIN\_MIN\_MAX = 0, the minimum threshold failed. If MARGIN\_STATUS =  $2$  and MARGIN MIN  $MAX = 1$ , the maximum threshold failed.

#### **MARGIN\_STATUS (0x44 [4:3])**

Status of the margining testing. See EEPROM Margin Checking section for more information.

#### **MARGIN\_NO\_MIN (0x44 [2])**

Disables the check of the minimum threshold when running margining. Not recommended for typical use.

#### **MARGIN\_NO\_MAX (0x44 [1])**

Disables the check of the maximum threshold when running margining. Not recommended for typical use.

#### **MARGIN\_START (0x44 [0])**

Starts the margining test. See EEPROM Margin Checking section for more information.

#### **LBIST\_PASS1\_FAIL0 (0x44 [2])**

Contains the result of the Logic BIST (LBIST) testing. If 1, the testing passed, if 0, the testing failed or was not run.

#### **BIST\_DONE (0x44 [1])**

Bit will be set to 1 when LBIST has completed.

#### **BIST\_START (0x44 [0]))**

Bit to start the internal LBIST testing.

#### **ACCESS\_BITS (0x48 [11:0])**

Contains flags indicating internal access modes. Factory use only.

![](_page_36_Picture_28.jpeg)

## **PACKAGE OUTLINE DRAWING**

![](_page_37_Figure_4.jpeg)

![](_page_37_Figure_5.jpeg)

![](_page_37_Picture_6.jpeg)

#### **Revision History**

![](_page_38_Picture_105.jpeg)

Copyright 2023, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

**[www.allegromicro.com](http://www.allegromicro.com)**

![](_page_38_Picture_11.jpeg)