

## MCU with 90 V MOSFET Driver

#### FEATURES AND BENEFITS

- 5.5 to 90 V supply voltage operating range
- 60 V part variant available (A89211)
- 32-bit ARM Cortex-M4 CPU core
  - □ Up to 40 MHz clock frequency
  - $\Box$  On-chip ±1% accurate oscillator
  - □ Programmable clock generator
  - □ One clock per machine cycle architecture
  - □ Direct memory access (DMA)
  - □ 16-level interrupt handler
  - □ SW-DP 2-wire debug

Continued on next page...

#### **APPLICATIONS**

- Optimized for 12 to 56 V battery BLDC motor modules
- Cordless power tools
- 48 V e-bike

#### PACKAGE



48-pin 7 mm × 7 mm QFN with exposed thermal pad and wettable flank (suffix EV) *Not to scale* 

### DESCRIPTION

The A89211/12 is a high-performance processor with integrated three-phase gate drive and precision current sense capability. The A89211/12 is designed for use with advanced stand-alone three-phase BLDC and PMSM motor control applications.

The processor uses an ARM Cortex-M4 CPU core running at 40 MHz, giving up to 50 MIPS performance. The processor capability is further enhanced by peripheral functions specifically designed for motor control applications. These include a PWM generator and sense current capture systems capable of providing up to 12-bit control precision at up to 20 kHz PWM frequency.

Sixteen general purpose I/O ports provide access to programmable serial communication interfaces and analog and digital inputs and outputs.

The gate driver is an N-channel power MOSFET driver capable of controlling MOSFETs connected in a three-phase bridge arrangement and is specifically designed for power applications with high-power inductive loads, such as BLDC motors.

A unique charge pump regulator provides the supply for the *Continued on next page...* 



#### Figure 1: A89211/12 Block Diagram

## MCU with 90 V MOSFET Driver

### FEATURES AND BENEFITS (continued)

- On-chip memory
  - $\Box$  Up to 252 kB flash
  - □ 32 kB DRAM
  - □ 8 kB IRAM
  - $\square$  32 kB boot ROM
- 3-phase bridge MOSFET driver with bootstrap gate drive for N-channel MOSFET bridge
- Charge pump for low supply voltage operation.
- 3.3 V or 5 V CMOS compatible logic I/O
- 80 MHz PWM generator
   12-bit PWM at 20 kHz
   Programmable bemf and current sample control
- Programmable high-performance current sense amplifier
- 3 × 11 bit, 1 µs ADC for current measurement
  12-bit 1 µs data acquisition ADC with 16-channel mux
- 8 general purpose I/O ports (GPIO)
- 8 general purpose timers
- 2 serial communication interfaces (SCI)
- 3-phase BEMF detector

SELECTION GUIDE

- Integrated power management
- VDS, UVLO, and thermal shutdown diagnostic
- Latched TSD with fault output

### **DESCRIPTION** (continued)

MOSFET gate drive for battery voltages down to 7 V and allows the A89211/12 to operate with a reduced gate drive voltage down to 5.5 V. A bootstrap capacitor is used to provide the above-battery supply voltage required for N-channel MOSFETs.

The power supply unit provides and manages all internal supplies from a single 5.5 to 60 V supply. The MCU section can also operate with an independent single 5 V supply.

Integrated programmable diagnostics provide indication of multiple internal faults, system faults, and power bridge faults, and can be configured to protect the power MOSFETs under most short-circuit conditions.

The A89211/12 is supplied in a 48-lead QFN package with exposed thermal pad and wettable flank. This package is lead (Pb) free with 100% matte-tin leadframe plating.

| Part Number     | Rated<br>Voltage (V) | GPIO<br>Voltage(V) | Flash Size<br>(kB) | Package                                                | Packing         |  |  |
|-----------------|----------------------|--------------------|--------------------|--------------------------------------------------------|-----------------|--|--|
| A89211GEVSR [1] | 60                   | 5                  | 252                | 252 7 mm × 7 mm, 0.9 mm nominal height 48-terminal QFN |                 |  |  |
| A89212GEVSR [1] | 90                   | 5                  | 252                | with exposed thermal pad and wettable flank            | per 13-in. reel |  |  |

<sup>[1]</sup> The following variants are also offered:

| Part Number                       | Rated Voltage (V) | GPIO Voltage (V) | Flash Size (kB) |
|-----------------------------------|-------------------|------------------|-----------------|
| <ul> <li>A89211GEVSR-A</li> </ul> | 60                | 3.3              | 128             |
| • A89212GEVSR-A                   | 90                | 3.3              | 128             |



## MCU with 90 V MOSFET Driver

#### PACKAGE OUTLINE DRAWING



Figure 2: 48-Lead QFN With Exposed Pad (Suffix EV)



### MCU with 90 V MOSFET Driver

#### **REVISION HISTORY**

| Number | Date             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -      | December 6, 2024 | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1      | March 25, 2025   | Updated block diagram (page 1), Selection Guide table (page 2), GPIO Terminals and Logic Inputs notes and footnotes (page 4), VREG Output Voltage min value and VLR Output Overcurrent Limit test conditions (page 8), CAU diagram (page 9), Boot ROM, RAM, and Flash sections (page 9), AOUT Divider Ratio and AOUT Accuracy characteristic names (page 19), Gate Drive Pull-Up Resistance maximum value (page 25), and VLR Undervoltage minimum value (page 26). |

Copyright 2024, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

