

#### **FEATURES AND BENEFITS**

- Integrated package solution offers EMI protection, industry-proven IC, and back-bias magnet in a single overmolded, user-friendly package
- Advanced algorithm design provides immunity to signal perturbations from vibration, ferrous debris, target eccentricities, and harsh automotive operating conditions
- Adaptive threshold sensing optimizes output performance on a wide range of target types
- Integrated Scan, Iddq, and Built-In Self-Test capabilities on an automotive-grade semiconductor process provide dependability essential in the safety-conscious automotive market

#### PACKAGE: 3-pin SIP (suffix SN)



#### **DESCRIPTION**

The ATS684LSN is an optimized, industry-proven, Hall-effect integrated circuit (IC), rare-earth pellet, and high-temperature ceramic capacitor in a single overmolded package. The integrated capacitor reduces the need for external EMI protection. The Hall-effect IC is a differential dual element design capable of providing stable, signal perturbation-immune, output performance for speed sensing applications. The back-bias magnet creates a differential magnetic signal in the presence of a rotating ferromagnetic target. This fully integrated solution eliminates the need for additional manufacturing steps throughout the supply chain, simplifying the overall system design.

The single overmold design integrates the key operating components to reduce mechanical tolerances and achieve optimal operating performance every time. Built-in test capability and an automotive-grade semiconductor process ensures the quality and reliability that automotive companies demand. The advanced algorithms and two-wire regulated current output provide an ideal solution for obtaining edge and duty cycle information in gear-tooth-based applications such as transmission speed.

The ATS684 is provided in a lead (Pb) free 3-pin back-biased SIP package (suffix SN) with tin leadframe plating.



**Functional Block Diagram** 

#### **SELECTION GUIDE**

| Part Number   | Packing*                         |
|---------------|----------------------------------|
| ATS684LSNTN-T | 13-in. reel, 800 pieces per reel |



#### **SPECIFICATIONS**

#### **ABSOLUTE MAXIMUM RATINGS**

| Characteristic                | Symbol               | Notes                                  | Rating     | Units |
|-------------------------------|----------------------|----------------------------------------|------------|-------|
| Supply Voltage                | V <sub>CC</sub>      |                                        | 26.5       | V     |
| Reverse Supply Voltage        | V <sub>RCC</sub>     |                                        | -18        | V     |
| Operating Ambient Temperature | T <sub>A</sub>       | Range L, refer to Power Derating Curve | -40 to 150 | °C    |
| Maximum Junction Temperature  | T <sub>J</sub> (max) |                                        | 165        | °C    |
| Storage Temperature           | T <sub>stg</sub>     |                                        | -65 to 170 | °C    |

#### INTERNAL DISCRETE CAPACITOR RATINGS

| Characteristic      | Symbol              | Notes                         | Rating | Units |
|---------------------|---------------------|-------------------------------|--------|-------|
| Nominal Capacitance | C <sub>SUPPLY</sub> | Connected between VCC and GND | 10000  | pF    |

#### PINOUT DIAGRAM AND TERMINAL LIST



Package SN, 3-Pin SIP Pinout Diagram

#### **Terminal List Table**

| Number | Name | Function       |
|--------|------|----------------|
| 1      | VCC  | Supply voltage |
| 2      | VCC  | Supply voltage |
| 3      | GND  | Ground         |



<sup>\*</sup>Contact Allegro™ for additional packing options

### ATS684LSN

# Two-Wire, Zero-Speed, Differential Gear Tooth Sensor IC

### $\label{eq:operating} \textbf{OPERATING CHARACTERISTICS:} \ \textbf{V}_{\texttt{CC}} \ \text{and} \ \textbf{T}_{\texttt{A}} \ \text{within specification, unless otherwise noted}$

| Characteristics                           | Symbol                                          | Test Conditions                                                                                                                   | Min. | Typ. [1]              | Max. | Unit [2] |
|-------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------|----------|
| ELECTRICAL CHARACTERISTIC                 | s                                               |                                                                                                                                   |      |                       |      |          |
| Supply Voltage [3]                        | V <sub>CC</sub>                                 | Operating, T <sub>J</sub> < T <sub>J</sub> (max), required across pin 1 to pin 3                                                  | 4.0  | _                     | 24   | V        |
| Undervoltage Lockout                      | V <sub>CC(UV)</sub>                             | $V_{CC} 0 \rightarrow 5 \text{ V or } 5 \rightarrow 0 \text{ V}$                                                                  | _    | 3.5                   | 3.95 | V        |
| Reverse Supply Current <sup>[4]</sup>     | I <sub>RCC</sub>                                | V <sub>CC</sub> = V <sub>RCC (MAX)</sub>                                                                                          | -    | _                     | -10  | mA       |
| Supply Zener Clamp Voltage                | V <sub>ZSUPPLY</sub>                            | $I_{CC} = I_{CC(HIGH)} + 3 \text{ mA}, T_A = 25^{\circ}\text{C}$                                                                  | 28   | _                     | _    | V        |
| Supply Zener Current                      | I <sub>ZSUPPLY</sub>                            | T <sub>A</sub> = 25°C, V <sub>CC</sub> = 28 V                                                                                     | -    | _                     | 19   | mA       |
| Supply Current                            | I <sub>CC(Low)</sub>                            | Low-current state                                                                                                                 | 4    | 6                     | 8    | mA       |
| Supply Current                            | I <sub>CC(High)</sub>                           | High-current state                                                                                                                | 12   | 14                    | 16   | mA       |
| Supply Current Ratio                      | I <sub>CC(High)</sub><br>/ I <sub>CC(Low)</sub> | Ratio of high current to low current                                                                                              | 1.85 | _                     | 3.05 | _        |
| POWER-ON STATE CHARACTER                  |                                                 |                                                                                                                                   |      |                       |      |          |
| Power-On Time <sup>[5]</sup>              | t <sub>PO</sub>                                 | V <sub>CC</sub> > V <sub>CC</sub> (min), f <sub>OP</sub> < 100 Hz                                                                 | _    | 1                     | 2    | ms       |
| Power-On State [6]                        | POS                                             | t > t <sub>PO</sub>                                                                                                               | _    | I <sub>CC(High)</sub> | _    | mA       |
| OUTPUT STAGE                              | <u>'</u>                                        |                                                                                                                                   |      |                       |      | ,        |
| Output Rise Time <sup>[7]</sup>           | t <sub>r</sub>                                  | Corresponds to measured output slew rate, from 10% to 90% I $_{\rm CC}$ level C $_{\rm SUPPLY}$ , R $_{\rm SENSE}$ = 100 $\Omega$ | 0    | 2                     | 4    | μs       |
| Output Fall Time <sup>[7]</sup>           | t <sub>r</sub>                                  | Corresponds to measured output slew rate, from 90% to 10% I $_{\rm CC}$ level C $_{\rm SUPPLY}$ , R $_{\rm SENSE}$ = 100 $\Omega$ | 0    | 2                     | 4    | μs       |
| PERFORMANCE CHARACTERIS                   | TICS                                            |                                                                                                                                   |      |                       |      | ,        |
| Operating Frequency                       | f <sub>OP</sub>                                 |                                                                                                                                   | 0    | _                     | 12   | kHz      |
| Analog Signal Bandwidth                   | BW                                              |                                                                                                                                   | 16   | 20                    | _    | kHz      |
| Operate Point                             | B <sub>OP</sub>                                 | % of peak-to-peak B <sub>SIG</sub> , AG <sub>OP</sub> within specification                                                        | -    | 70                    | _    | %        |
| Release Point                             | B <sub>RP</sub>                                 | % of peak-to-peak B <sub>SIG</sub> , AG <sub>OP</sub> within specification                                                        | -    | 30                    | _    | %        |
| Running Mode Lockout Enable<br>Threshold  | V <sub>LOE(RM)</sub>                            | At peak-to-peak V <sub>PROC</sub> < V <sub>LOE(RM)</sub> , output switching disables                                              | -    | 170                   | _    | mV       |
| Running Mode Lockout Release<br>Threshold | V <sub>LOR(RM)</sub>                            | At peak-to-peak V <sub>PROC</sub> > V <sub>LOR(RM)</sub> , output switching enables                                               | _    | 200                   | _    | mV       |
| CALIBRATION                               |                                                 |                                                                                                                                   |      |                       |      | *        |
| Start Mode Hysteresis                     | PO <sub>HYS</sub>                               |                                                                                                                                   | _    | V <sub>LOR(RM)</sub>  | _    | mV       |
| Initial Calibration <sup>[8]</sup>        | CAL                                             | Rising output (current) edges, f <sub>OP</sub> < 200 Hz                                                                           | _    | _                     | 3    | edges    |

Continued on the next page...



### ATS684LSN

## Two-Wire, Zero-Speed, Differential Gear Tooth Sensor IC

#### OPERATING CHARACTERISTICS (continued): V<sub>CC</sub> and T<sub>A</sub> within specification, unless otherwise noted

| Characteristics                            | Symbol                 | Test Conditions                                                                                                                                | Min. | Typ.[1] | Max. | Unit [2]           |
|--------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------|--------------------|
| FUNCTIONAL CHARACTERISTICS                 |                        |                                                                                                                                                |      |         |      |                    |
| Operating Signal Range <sup>[9]</sup>      | B <sub>SIG</sub>       | Differential magnetic signal, duty cycle within specification                                                                                  | 50   | _       | 1500 | G <sub>PK-PK</sub> |
| Extended Operating Signal Range            | B <sub>SIGEXT</sub>    | Differential magnetic signal, output switching (no missed edges), duty cycle not guaranteed                                                    | 30   | _       | _    | G <sub>PK-PK</sub> |
| Operational Air Gap Range                  | AG <sub>OP</sub>       | Using Allegro Reference Target 60-0, duty cycle within specification                                                                           | 0.5  | _       | 2.5  | mm                 |
| Extended Operational Air Gap Range         | AG <sub>EXT</sub>      | Using Allegro Reference Target 60-0, output switching (no missed edges), duty cycle not guaranteed                                             | -    | -       | 3.0  | mm                 |
| Allowable User-Induced Differential Offset | B <sub>DIFFEXT</sub>   | Operation within specification                                                                                                                 | ±60  | -       | -    | G                  |
| Duty Cycle Variation <sup>[10]</sup>       | ΔD                     | Wobble < 0.5 mm, AG within specification                                                                                                       | _    | _       | ±10  | %                  |
| Maximum Sudden Signal Amplitude<br>Change  | B <sub>SIG(INST)</sub> | Instantaneous symmetric magnetic signal amplitude change, measured as a percentage of peak-to-peak B <sub>SIG</sub> , f <sub>OP</sub> < 500 Hz | -    | 45      | -    | %                  |

 $<sup>^{1}</sup>$  Typical values are at  $T_A$  = 25°C and  $V_{CC}$  = 12 V. Performance may vary for individual units, within the specified maximum and minimum limits.



 $<sup>^{2}</sup>$  1 G (gauss) = 0.1 mT (millitesla).

<sup>&</sup>lt;sup>3</sup> Maximum voltage must be adjusted for power dissipation and junction temperature; see Power Derating section.

<sup>&</sup>lt;sup>4</sup> Negative current is defined as conventional current coming out of (sourced from) the specified device terminal.

<sup>&</sup>lt;sup>5</sup> Measured from  $V_{CC} \ge V_{CC}$  (min) to the time when the device is able to switch the output signal in response to a magnetic stimulus.

<sup>&</sup>lt;sup>6</sup> Please refer to the Functional Description, Power-On section.

<sup>&</sup>lt;sup>7</sup> Guaranteed by device characterization.

 $<sup>^{8}</sup>$  For power-on frequency,  $f_{OP} < 200$  Hz. Higher power-on frequencies may result in more input magnetic cycles until full output edge accuracy is achieved, including the possibility of missed output edges.

<sup>&</sup>lt;sup>9</sup>AG<sub>OP</sub> is dependent on the available magnetic field. The available field is dependent on target geometry and material and should be independently characterized.

<sup>&</sup>lt;sup>10</sup> Target rotation from pin 3 to pin 1.

#### Reference Target 60-0 (60 Tooth Target)

| Characteristics       | Symbol         | Test Conditions                                | Тур. | Units | Symbol Key                                                        |
|-----------------------|----------------|------------------------------------------------|------|-------|-------------------------------------------------------------------|
| Outside Diameter      | D <sub>o</sub> | Outside diameter of target                     | 120  | mm    | $^{\varnothing}D_{o}$ $^{\uparrow}$ $^{\uparrow}$ $^{\downarrow}$ |
| Face Width            | F              | Breadth of tooth, with respect to branded face | 6    | mm    |                                                                   |
| Circular Tooth Length | t              | Length of tooth, with respect to branded face  | 3    | deg.  | Branded Face of Package                                           |
| Circular Valley Width | t <sub>v</sub> | Length of valley, with respect to branded face | 3    | deg.  |                                                                   |
| Tooth Whole Depth     | h <sub>t</sub> |                                                | 3    | mm    |                                                                   |
| Material              |                | Low Carbon Steel                               | _    | _     | Air Gap                                                           |



THERMAL CHARACTERISTICS: May require derating at maximum conditions; see Power Derating section

| Characteristic             | Symbol          | Test Conditions*                                     | Value | Unit |
|----------------------------|-----------------|------------------------------------------------------|-------|------|
| Package Thermal Resistance | $R_{\theta JA}$ | Single layer PCB, with copper limited to solder pads |       | °C/W |

<sup>\*</sup>Additional thermal information available on the Allegro website

#### **Power Derating Curve**



#### Power Dissipation versus Ambient Temperature





#### CHARACTERISTIC DATA





**Supply Current (LOW) versus Ambient Temperature** 

Supply Current (HIGH) versus Ambient Temperature



Average Duty Cycle versus Air Gap Pin 1 to 3 Rotation of Allegro Standard Target



#### FUNCTIONAL DESCRIPTION

#### **Sensing Technology**

The ATS684 sensor IC contains a single-chip differential Hall-effect circuit, a samarium-cobalt pellet, and a flat ferrous pole piece (a precisely mounted magnetic field concentrator that homogenizes the flux passing through the Hall chip). As shown in Figure 1, the circuit supports two Hall elements, which sense the magnetic profile of the ferromagnetic gear target simultaneously,



Figure 1: Relative Motion of the Target is Detected by the Dual Hall Elements Mounted on the Hall IC.

Mechanical Position (Target moves past pin 1 to pin 3)

This tooth sensed earlier (Gear)

Target (Gear)

Target (Gear)

Target Magnetic Profile

+B

Sensor Orientation to Target

Branded Face

Hall Element Pitch

Back-Biasing Pellet

Pin 1

Side

Sensor Internal Differential Analog Signal, V<sub>PROC</sub>



Figure 2: The Magnetic Profile Reflects the Geometry of the Target, Allowing the ATS684 to Present an Accurate Digital Output Response.

but at different points (spaced at a 2.2 mm pitch), generating a differential internal analog voltage,  $V_{PROC}$ , that is processed for precise switching of the digital output signal.

The Hall IC is self-calibrating and integrates a temperature compensated amplifier and offset cancellation circuitry. Its voltage regulator provides supply noise rejection throughout the operating voltage range. Changes in temperature do not greatly affect this device due to the stable amplifier design and the offset rejection circuitry. The Hall transducers and signal processing electronics are integrated on the same silicon substrate, using a proprietary BiCMOS process.

#### **Target Profiling During Operation**

Under normal operating conditions, the IC is capable of providing digital information that is representative of the mechanical features of a rotating gear. The waveform diagram in Figure 2 presents the automatic translation of the mechanical profile, through the magnetic profile that it induces, to the digital output signal of the ATS684. No additional optimization is needed and minimal processing circuitry is required. This ease of use reduces design time and incremental assembly costs for most applications.

#### **Diagnostics**

The regulated current output is configured for two-wire applications, requiring one less wire for operation than do switches with the traditional open-collector output. Additionally, the system designer inherently gains diagnostics because there is always output current flowing, which should be in either of two narrow ranges, shown in Figure 3 as  $I_{\rm CC(HIGH)}$  and  $I_{\rm CC(LOW)}$ . Any current level not within these ranges indicates a fault condition. If  $I_{\rm CC} > I_{\rm CC(HIGH)}({\rm max})$ , then a short condition exists, and if  $I_{\rm CC} < I_{\rm CC(LOW)}({\rm min})$ , then an open condition exists. Any value of  $I_{\rm CC}$  between the allowed ranges for  $I_{\rm CC(HIGH)}$  and  $I_{\rm CC(LOW)}$  indicates a general fault condition.



Figure 3: Diagnostic Characteristics of Supply Current Values.

#### **Determining Output Signal Polarity**

In Figure 2, the top panel, labeled *Mechanical Position*, represents the mechanical features of the target gear and orientation to the device. The bottom panel, labeled *Device Output Signal*, displays the square waveform corresponding to the digital output signal (current amplitude) that results from a rotating gear configured as shown in Figure 4. Referring to the target side nearest the face of the sensor IC, the direction of rotation is: perpendicular to the leads, across the face of the device, from the pin 1 side to the pin 3 side.

To read the output signal as a voltage ( $V_{SENSE}$ ), a sense resistor ( $R_{SENSE}$ ) can be placed on either the VCC signal or on the GND signal. As shown in Figure 5, when  $R_{SENSE}$  is placed on the GND signal, the output signal voltage ( $V_{SENSE(LowSide)}$ ) is in phase with  $I_{CC}$ . When  $R_{SENSE}$  is placed on the VCC signal, the output signal voltage ( $V_{SENSE(HighSide)}$ ) is inverted relative to  $I_{CC}$ .



Figure 4: Left-to-Right, Pin 1 to Pin 3 (top) and Right-to-Left, Pin 3 to Pin 1 (bottom) Direction of Target Rotation.

#### **Output Polarity States**

| R <sub>SENSE</sub> Location | I <sub>CC</sub> State | V <sub>SENSE</sub> State |
|-----------------------------|-----------------------|--------------------------|
| High side<br>(VCC pin side) | High                  | Low                      |
|                             | Low                   | High                     |
| Low side                    | High                  | High                     |
| (GND pin side)              | Low                   | Low                      |





Figure 5: Alternative Polarity Configurations Using Two-Wire Sensing.

The Output Polarity States table provides the permutations of output voltage relative to  $I_{CC},$  given alternative locations for  $R_{SENSE}.$  Panel A shows the low-side ( $V_{SENSE(LowSide)})$  sensing configuration, and panel B shows the high-side ( $V_{SENSE(HighSide)})$  configuration. As shown in panel C,  $V_{SENSE(LowSide)}$  is in phase with  $I_{CC},$  and  $V_{SENSE(HighSide)},$  is inverted.



### **Continuous Update of Switch Points**

Switch points are the threshold levels of the differential internal analog signal ( $V_{PROC}$ ) at which the device changes output signal state. The value of  $V_{PROC}$  is directly proportional to the magnetic flux density (B) induced by the target and sensed by the Hall elements. As  $V_{PROC}$  rises through a certain limit, referred to as the *operate point* ( $B_{OP}$ ), the output state changes from  $I_{CC(Low)}$  to  $I_{CC(High)}$ . As  $V_{PROC}$  falls below  $B_{OP}$  to a certain limit, the *release point* ( $B_{RP}$ ), the output state changes from  $I_{CC(High)}$  to  $I_{CC(Low)}$ .

As shown in Figure 6, threshold levels for the switch points are established as a function of the peak input signal levels. The device incorporates an algorithm that continuously monitors the input signal and updates the switching thresholds accordingly with limited inward movement of  $V_{PROC}$ . The switch point for each edge is determined by the detection of the previous two signal edges. In this manner, variations are tracked in real time.

(A) TEAG varying; cases such as eccentric mount, out-of-round region, normal operation position shift





(B) Internal analog signal, V<sub>PROC</sub>,

(C) Internal analog signal,  $V_{PROC}$ , representing magnetic field for digital output when configured with  $R_{SENSE}$  in the low-side configuration



Figure 6: The Continuous Update Algorithm

The Continuous Update algorithm allows the Allegro IC to interpret and adapt to variances in the magnetic field generated by the target as a result of eccentric mounting of the target, out-of-round target shape, and similar dynamic application problems that affect the TEAG (Total Effective Air Gap). As shown in panel A, the variance in the target position results in a change in the TEAG. This affects the IC as a varying magnetic field, which results in proportional changes in the internal analog signal (V<sub>PROC</sub>), as shown in panel B. The Continuous Update algorithm is used to establish switch points based on the fluctuation of  $V_{\mbox{\footnotesize{PROC}}}$ , as shown in panel C.



#### Power-On

The ATS684 is guaranteed to power-on in the high current state,  $I_{CC(High)}$ . When power ( $V_{CC} > V_{CC(min)}$ ) is applied to the device, a short period of time is required to power the various portions of the circuit. During this period, the ATS684 will power-on in the high current state ( $I_{CC(High)}$ ).

#### **Initial Edge Detection**

The device self-calibrates using the initial teeth sensed, and then enters running mode. This results in reduced accuracy for a brief period (CAL<sub>I</sub>). However, this period allows the device to optimize for running mode operation. As shown in Figure 7, the first three high peak signals corresponding to rising output edges are used to calibrate AGC (Automatic Gain Control). There is a slight variance in the duration of initialization, depending on what target feature is opposite the sensor IC when power-on occurs. Also, a high speed of target rotation at power-on may increase the quantity of calibration teeth required in the CAL<sub>I</sub> period.



This figure demonstrates four typical power-on scenarios. All of these examples assume that the target is moving relative to the sensor IC in the direction indicated (from pin 1 to pin 3) and the voltage output is configured for low-side sensing (V<sub>OUT(Low)</sub>). The length of time required to overcome Start Mode Hysteresis, as well as the combined effect of whether it is overcome in a positive or negative direction plus whether the next edge is in that same or opposite polarity, affect the point in time when AGC calibration begins. Three high peaks are always required for AGC calibration when f<sub>OP</sub> ≤ 200 Hz, and more may be required at greater speeds.

Figure 7: Power-On Initial Edge Detection.



#### **Start Mode Hysteresis**

This feature helps to ensure optimal self-calibration by rejecting electrical noise and low-amplitude target vibration during initialization. This prevents AGC from calibrating the device on such spurious signals. Calibration can be performed using the actual target features.

A typical scenario is shown in Figure 8. The hysteresis ( $PO_{HYS}$ ) is a minimum level of the peak-to-peak amplitude of the internal analog electrical signal ( $V_{PROC}$ ) that must be exceeded before the ATS684 starts to compute switch points.



Figure 8: Operation of Start Mode Hysteresis

- $\bullet$  At power-on (position 1), the ATS684 begins sampling  $V_{\mbox{\footnotesize{PROC}}}.$
- At the point where the Start Mode Hysteresis,  $PO_{HYS}$ , is exceeded, the device establishes an initial switching threshold, by using the Continuous Update algorithm. If  $V_{PROC}$  is rising through the limit on the high side (position 2), the switch point is  $B_{OP}$ , and if  $V_{PROC}$  is falling through the limit on the low side (position 4), it is  $B_{RP}$ . After this point, Start Mode Hysteresis is no longer a consideration. Note that a valid  $V_{PROC}$  value exceeding the Start Mode Hysteresis can be generated either by a legitimate target feature or by excessive vibration.
- In either case (B<sub>OP</sub> or B<sub>RP</sub>), because the switch point is immediately passed as soon as it is established, the ATS684 enables switching:
- If on the high side, at B<sub>OP</sub> (position 2) the output would switch from low to high. However, because output is already high, no output switching occurs.
  - At the next switch point, where  $\mathsf{B}_\mathsf{RP}$  is passed (position 3), the output switches from high to low.
- If on the low side, at B<sub>RP</sub> (position 4) the output switches from high to low.



#### **Undervoltage Lockout**

When the supply voltage falls below the minimum operating voltage ( $V_{CC(UV)}$ ),  $I_{CC}$  goes high and remains high regardless of the state of the magnetic gradient from the target. This lockout feature prevents false signals, caused by undervoltage conditions, from propagating to the output of the device. Because  $V_{CC}$  is below the  $V_{CC}$ (min) specification during lockout, the  $I_{CC}$  levels may not be within specification.

#### **Power Supply Protection**

The device contains an on-chip regulator and can operate over a wide  $V_{\rm CC}$  range. For devices that need to operate from an unregulated power supply, transient protection must be added externally. For applications using a regulated line, EMI/RFI protection may still be required. Contact Allegro for information on the circuitry needed for compliance with various EMC specifications.

#### **Automatic Gain Control (AGC)**

This feature allows the device to operate with an optimal internal electrical signal, regardless of the air gap (within the AG specification). At power-on, the device determines the peak-to-peak amplitude of the signal generated by the target. The gain is then automatically adjusted. Figure 9 illustrates the effect of this feature.

#### **Running Mode Gain Adjust**

The ATS684 has a feature during Running mode to compensate for dynamic air gap variation. If the system increases the magnetic input drastically, the device will gradually readjust the gain downwards, allowing the chip to regain the optimum internal electrical signal with the new, larger, magnetic signal.

#### **Dynamic Offset Cancellation (DOC)**

The offset circuitry when combined with AGC automatically reduces the effects of chip, magnet, and installation offsets. This circuitry is continuously active, including both Power-on mode and Running mode, compensating for any offset drift (within Allowable User-Induced Differential Offset). Continuous operation also allows it to compensate for offsets induced by temperature variations over time.

#### **Running Mode Lockout**

The ATS684 has a Running mode lockout feature to prevent switching on small signals that are characteristic of vibration signals. The internal logic of the chip evaluates small signal amplitudes below a certain level to be vibration. In that event, the output is blanked (locked-out) until the amplitude of the signal returns to normal operating levels.

#### Watchdog

The ATS684 employs a watchdog circuit to prevent extended loss of output switching during sudden impulses and vibration in the system. If the system changes the magnetic input drastically such that target feature detection is terminated, the device will fully reset itself, allowing the chip to recalibrate properly on the new magnetic input signal.



The AGC function corrects for variances in the air gap. Differences in the air gap cause differences in the magnetic field at the device, but AGC prevents that from affecting device performance, as shown in the lowest panel.

Figure 9: Automatic Gain Control (AGC).



#### **POWER DERATING**

The device must be operated below the maximum junction temperature of the device  $(T_{J(max)})$ . Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating  $T_J$ . (Thermal data is also available on the Allegro website.)

The Package Thermal Resistance ( $R_{\theta JA}$ ) is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity (K) of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case ( $R_{\theta JC}$ ) is relatively small component of  $R_{\theta JA}$ . Ambient air temperature ( $T_A$ ) and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation,  $P_D$ ), can be estimated. The following formulas represent the fundamental relationships used to estimate  $T_I$ , at  $P_D$ .

$$P_D = V_{IN} \times I_{IN} \tag{1}$$

$$\Delta T = P_D \times R_{\theta,IA} \tag{2}$$

$$T_I = T_A + \Delta T \tag{3}$$

For example, given common conditions such as:  $T_A$ = 25°C,  $V_{CC}$ = 12 V,  $I_{CC}$ = 6 mA, and  $R_{\theta JA}$  = 150°C/W, then:

$$P_D = V_{CC} \times I_{CC} = 12 V \times 6 \text{ mA} = 72 \text{ mW}$$

$$\Delta T = P_D \times R_{\theta,JA} = 72 \text{ mW} \times 150^{\circ}\text{C/W} = 10.8^{\circ}\text{C}$$
  
 $T_J = T_A + \Delta T = 25^{\circ}\text{C} + 10.8^{\circ}\text{C} = 35.8^{\circ}\text{C}$ 

A worst-case estimate,  $P_D(max)$ , represents the maximum allowable power level ( $V_{CC}(max)$ ,  $I_{CC}(max)$ ), without exceeding  $T_J(max)$ , at a selected  $R_{\theta JA}$  and  $T_A$ 

*Example*: Reliability for  $V_{CC}$  at  $T_A$ =150°C, package SN, using a single-layer PCB.

Observe the worst-case ratings for the device, specifically:  $R_{\theta JA} = 150$  °C/W,  $T_J(max) = 165$  °C, and  $I_{CC}(max) = 16$  mA.

Calculate the maximum allowable power level, P<sub>D</sub>(max). First, invert equation 3:

$$\Delta T_{max} = T_{J}(max) - T_{A} = 165 \,^{\circ}C - 150 \,^{\circ}C = 15 \,^{\circ}C$$

This provides the allowable increase to  $T_J$  resulting from internal power dissipation. Then, invert equation 2:

$$P_D(max) = \Delta T_{max} \div R_{0.1A} = 15^{\circ}C \div 150^{\circ}C/W = 100 \text{ mW}$$

Finally, invert equation 1 with respect to voltage:

$$V_{CC}(est) = P_D(max) \div I_{CC}(max) = 100 \text{ mW} \div 16 \text{ mA} = 6.3 \text{ V}$$

The result indicates that, at  $T_A$ , the application and device can dissipate adequate amounts of heat at voltages  $\leq V_{CC}(est)$ .

Compare  $V_{CC}(est)$  to  $V_{CC}(max)$ . If  $V_{CC}(est) \leq V_{CC}(max)$ , then reliable operation between  $V_{CC}(est)$  and  $V_{CC}(max)$  requires enhanced  $R_{\theta JA}$ . If  $V_{CC}(est) \geq V_{CC}(max)$ , then operation between  $V_{CC}(est)$  and  $V_{CC}(max)$  is reliable under these conditions.



#### PACKAGE OUTLINE DRAWING

#### For Reference Only – Not for Tooling Use (Reference Allegro DWG-0000429, Rev. 5) Dimensions in millimeters - NOT TO SCALE Dimensions exclusive of mold flash, gate burs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown 3 31 RFF Gate location 4× Tie bar Ø2.00 REF 2.01 REF 5.00 ±0.10 --Ejector Pin В -2 × 10° С 7.65 + 0.10- 1 15 +0 05 -3.83 REF-► Active Area Depth Ø8.00 ±0.10 0.40 ±0.05 mm 3.12 4× Tie bar 5.78 ±0.10 0.60 REF 2.66 REF 2× 7° 0.65 REF 2.73 REF -0.51 REF 4.03 REF -0.90 REF 23.36 REF └0.49 REF 45° REF 15.58 ±0.10 19.24 REF 3.03 ±0.10 9.20 REF = 0.8 C 2× 1.00 ±0.10 45° REF 5.80 REF 1 10 RFF 0.30 REF 2× 1.00 REF 0.25 ±0.05 Plating included 4× R0.30 REF 1.18 REF 2.00 ±0.10 4 × Ø1.00 REF Ejector Pin 3.50 REF 7.00 ±0.10 1.60 ±0.10 -2× 10° RFF 4.06 REF $\underset{\text{Lot Number}}{\mathcal{A}}$ XXX Date Code 2× 10° REF End view of molded lead bar **Standard Branding Reference View** Lines 1, 2, 3, 4: Max. 10 characters per line A Dambar removal protrusion (24×) Line 1: Logo A Line 2: Characters 5, 6, 7, 8, 9, 10, 11 of B Branding scale and appearance at supplier discretion Assembly Lot Number Line 3: Last 3 digit of Part Number; additional suffixes Molded lead bar for preventing damage to leads during shipment may be added to Part Number as required Line 4: 4-digit Date Code D Hall elements (E1 and E2); not to scale

Figure 10: Package SN, 3-Pin SIP



### ATS684LSN

## Two-Wire, Zero-Speed, Differential Gear Tooth Sensor IC

#### **Revision History**

| Number | Date            | Description                                                 |
|--------|-----------------|-------------------------------------------------------------|
| 5      | January 3, 2017 | Updated Features and Benefits, Description, and Figure 2    |
| 6      | March 1, 2017   | Corrected Package Outline Drawing Hall element locations    |
| 7      | March 9, 2017   | Updated Thermal Characteristics and Power Derating sections |
| 8      | May 5, 2020     | Minor editorial updates                                     |
| 9      | May 22, 2023    | Updated package drawing (page 15)                           |

Copyright 2023, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com

