

# Very High Precision, Programmable Linear Hall-Effect Sensor IC with Reverse Battery Protection and High-Bandwidth (240 kHz) Analog Output for Core-Based Current Sensing

#### **FEATURES AND BENEFITS**

- Factory-programmed segmented linear temperature compensation (TC) provides ultralow thermal drift
   □ Sensitivity error ±1%
  - $\Box$  Offset error  $\pm 5 \text{ mV}$
- On-board supply regulator with reverse-battery protection provides high immunity to electrical overstress (EOS)
- Very fast response time (2 μs)
- High operating bandwidth: DC to 240 kHz
- AEC-Q100 Grade 0, automotive qualified
- Customer-programmable, high-resolution offset, and sensitivity trim
- Extremely low noise and high resolution achieved via proprietary Hall element and low-noise amplifier circuits

Continued on next page...

### PACKAGE: 4-pin SIP (suffix KT)



**KT Package** 

#### **DESCRIPTION**

The Allegro ACS70312 IC incorporates a Hall element with BiCMOS integrated circuitry to provide a fully monolithic linear current sensor IC. The IC is sensitive to magnetic flux density orthogonal to the IC package surface and the output is an analog voltage proportional to the applied flux density. The ACS70312 is designed to be used in conjunction with a ferromagnetic core to provide highly accurate current sensing. The gain and offset drift over temperature is factory-programmed at Allegro and delivers a solution with  $\pm 1\%$  sensitivity error and  $\pm 5$  mV offset error from 25°C to 150°C.

The ACS70312 is customer programmable. The absolute value of gain and offset can be programmed after manufacturing to

Continued on next page...



Figure 1: Functional Block Diagram

#### FEATURES AND BENEFITS (continued)

- Patented circuits suppress IC output spiking during fast current step inputs
- Wide selectable sensitivity range between 0.5 and 8 mV/G
- User-selectable ratiometric behavior of sensitivity, quiescent voltage, and clamps (ratiometry can be disabled), for simple interface with application analog-to-digital converter (ADC)
- Open-circuit detection on the GND pin (broken wire)
- Customer-programmable output voltage clamps provide shortcircuit diagnostic capabilities
- Undervoltage detection (UVD)
- Low-voltage programming
- Wide ambient temperature range: –40°C to 150°C
- Immune to mechanical stress
- Extremely thin package: 1 mm case thickness

#### **DESCRIPTION** (continued)

provide customers with industry-leading current sensing accuracy. The sensor has a high operating bandwidth from DC to 240 kHz and a fast 2  $\mu s$  response time. The ACS70312 is ideal for use in high-frequency automotive inverters and DC/DC converters where fast switching is required.

The ACS70312 offers undervoltage detection (UVD) as well as low-voltage programming that eliminates the need for voltages greater than  $V_{CC}$  during user programming.

Broken-ground-wire detection, clamps, power-on-reset, and under/overvoltage detection provide the required diagnostics for automotive applications.

The on-board supply regulator enables the VCC pin to survive voltages of  $\pm 18$  V and the VOUT pin to survive voltages of  $\pm 16$  to -6 V for added robustness in the harsh automotive environment.

Device parameters are specified across an extended ambient automotive temperature range: -40°C to 150°C. The ACS70312 sensor IC is provided in an extremely thin case (1 mm thick), 4-pin SIP (single in-line package, suffix KT). Packages are lead (Pb) free, with 100% matte tin leadframe plating.

#### **Table of Contents**

| Features and Benefits                   | 1 | Typical Application Drawings                  | 5  |
|-----------------------------------------|---|-----------------------------------------------|----|
| Description                             | 1 |                                               |    |
| Packages                                |   |                                               |    |
| Functional Block Diagram                | 1 | Response Characteristics and Performance Data | 10 |
| Selection Guide                         | 3 | Functional Descriptions                       |    |
| Absolute Maximum Ratings                | 4 | Programming Guidelines                        |    |
| ESD Ratings                             | 4 | Manchester Communication                      |    |
| Thermal Characteristics                 | 4 | Package Outline Drawings                      |    |
| Pinout Diagram and Terminal List Tables | 5 | Revision History                              |    |



#### **SELECTION GUIDE**

| Part Number [1]        | Factory-Programmed<br>Sensitivity (mV/G) | Programmable Sens<br>Range (mV/G) | Package                    | T <sub>A</sub> (°C) | Packing             |
|------------------------|------------------------------------------|-----------------------------------|----------------------------|---------------------|---------------------|
| ACS70312LKTATN-0P5B5-C | 0.57                                     | 0.5 to 0.8                        | 4-pin SIP                  | 40 to 150           | 4000 pieces         |
| ACS70312LKTATN-001B5-C | 1                                        | 0.8 to 1.8                        | (suffix KT)<br>TN leadform | -40 to 150          | per 13-inch<br>reel |

<sup>&</sup>lt;sup>[1]</sup> Characteristics are guaranteed within the sense programmable range of the corresponding part number.





# Very High Precision, Programmable Linear Hall-Effect Sensor IC with Reverse Battery Protection and High-Bandwidth (240 kHz) Analog Output for Core-Based Current Sensing

#### **ABSOLUTE MAXIMUM RATINGS**

| Characteristic                 | Symbol              | Notes                                                                | Rating     | Unit |
|--------------------------------|---------------------|----------------------------------------------------------------------|------------|------|
| Forward Supply Voltage         | V <sub>CC</sub>     |                                                                      | 18         | V    |
| Reverse Supply Voltage         | V <sub>RCC</sub>    | T <sub>J(max)</sub> should not be exceeded                           | -18        | V    |
| Forward Output Voltage         | V <sub>OUT</sub>    | V <sub>OUT</sub> < V <sub>CC</sub> + 2 V                             | 16         | V    |
| Reverse Output Voltage         | V <sub>ROUT</sub>   | Difference between V <sub>CC</sub> and output should not exceed 20 V | -6         | V    |
| Output Current                 | I <sub>OUT</sub>    | Maximum survivable sink or source current on the output              | ±10        | mA   |
| Forward Program Enable Voltage | V <sub>PROG</sub>   | V <sub>PROG</sub> < V <sub>CC</sub> + 2 V                            | 6          | V    |
| Reverse Program Enable Voltage | V <sub>RPROG</sub>  |                                                                      | -0.5       | V    |
| Operating Ambient Temperature  | T <sub>A</sub>      | L temperature range                                                  | -40 to 150 | °C   |
| Storage Temperature            | T <sub>stg</sub>    |                                                                      | -65 to 165 | °C   |
| Maximum Junction Temperature   | T <sub>J(max)</sub> |                                                                      | 165        | °C   |

#### **ESD RATINGS**

| Characteristic       | Symbol    | Test Conditions                    | Value | Unit |
|----------------------|-----------|------------------------------------|-------|------|
| Human Body Model     | $V_{HBM}$ | Per JEDEC JS-001, ACS70312 devices | ±8    | kV   |
| Charged Device Model | $V_{CDM}$ | Per JEDEC JS-002                   | ±1    | kV   |

#### THERMAL CHARACTERISTICS

| Characteristic             | Symbol         | Test Conditions [1]                                         | Value | Unit |
|----------------------------|----------------|-------------------------------------------------------------|-------|------|
| Package Thermal Resistance | $R_{	heta JA}$ | On one-layer PCB with exposed copper limited to solder pads | 174   | °C/W |

 $<sup>\</sup>ensuremath{^{[1]}}$  Additional thermal information available on the Allegro website



#### PINOUT DIAGRAM AND TERMINAL LIST TABLES



#### **ACS70312 Terminal List Table**

| Number | Name    | Function                                                                       |
|--------|---------|--------------------------------------------------------------------------------|
| 1      | VCC     | Input power supply; also used for programming                                  |
| 2      | VOUT    | Output signal; also used for programming                                       |
| 3      | PROG_EN | Low-voltage programming enable pin; connect to GND for optimal ESD performance |
| 4      | GND     | Ground                                                                         |

Figure 2: KT Package Pinout Diagram

(Ejector pin mark on opposite side)

#### TYPICAL APPLICATION DRAWING



Figure 3: ACS70312 Typical Application Drawing



## OPERATING CHARACTERISTICS: Valid over full operating temperature range of $T_A$ , $C_{BYPASS} = 0.1 \mu F$ , and $V_{CC} = 5 V$ , unless otherwise specified

| Characteristic                         | Symbol                | Test Conditions                                                                    | Min. | Тур. | Max.            | Unit              |
|----------------------------------------|-----------------------|------------------------------------------------------------------------------------|------|------|-----------------|-------------------|
| ELECTRICAL CHARACTERISTICS             |                       |                                                                                    | '    |      |                 |                   |
| Supply Voltage                         | V <sub>CC</sub>       |                                                                                    | 4.5  | 5    | 5.5             | V                 |
| Supply Current                         | I <sub>CC</sub>       | No load on VOUT; V <sub>CC</sub> at 4.5, 5, and 5.5 V                              | _    | 13   | 15              | mA                |
| David On Branch Valley                 | V <sub>POR_H</sub>    | T <sub>A</sub> = 25°C, V <sub>CC</sub> rising                                      | 3.4  | 3.65 | 3.8             | V                 |
| Power-On Reset Voltage                 | V <sub>POR_L</sub>    | T <sub>A</sub> = 25°C, V <sub>CC</sub> falling                                     | 3    | 3.3  | 3.4             | V                 |
| Power-On Reset Hysteresis              | V <sub>POR_HYS</sub>  | T <sub>A</sub> = 25°C                                                              | 200  | 350  | 600             | mV                |
| Power-On Reset Release Time            | t <sub>POR_R</sub>    | T <sub>A</sub> = 25°C, V <sub>CC</sub> rising                                      | _    | 32   | -               | μs                |
| Power-On Delay Time                    | t <sub>PO</sub>       | T <sub>A</sub> = 25°C, C <sub>BYPASS</sub> = open, C <sub>L</sub> = 1 nF           | _    | 72   | -               | μs                |
| Overwellte as Detection [1]            | V <sub>OVD_H</sub>    | T <sub>A</sub> = 25°C                                                              | 7.3  | 7.6  | 7.9             | V                 |
| Overvoltage Detection [1]              | V <sub>OVD_L</sub>    | T <sub>A</sub> = 25°C                                                              | 6.3  | 6.6  | 6.9             | V                 |
| Hadamakana Datatian [4]                | V <sub>UVD_H</sub>    | T <sub>A</sub> = 25°C                                                              | 4    | 4.2  | 4.4             | V                 |
| Undervoltage Detection [1]             | V <sub>UVD_L</sub>    | T <sub>A</sub> = 25°C                                                              | 3.6  | 3.8  | 4               | V                 |
| UVD Hysteresis [1]                     | V <sub>UVD_HYS</sub>  | T <sub>A</sub> = 25°C                                                              | 300  | 400  | 500             | mV                |
| IND Freehle (Dischle Delea Time (d)    | t <sub>UVD_EN</sub>   | T <sub>A</sub> = 25°C                                                              | 60   | 72   | 84              | μs                |
| UVD Enable/Disable Delay Time [1]      | t <sub>UVD_DIS</sub>  | T <sub>A</sub> = 25°C                                                              | 10   | 16   | 30              | μs                |
| Temperature Compensation Power-On Time | t <sub>TC</sub>       | $T_A$ = 150°C, $C_{BYPASS}$ = open, $C_L$ = 1 nF,<br>Sens = 0.57 mV/G              | 140  | 170  | 200             | μs                |
| Supply Zener Clamp Voltage             | V <sub>z</sub>        | T <sub>A</sub> = 25°C, I <sub>CC</sub> = 30 mA                                     | 18   | 20   | 25              | V                 |
| OUTPUT CHARACTERISTICS                 | ·                     |                                                                                    |      | •    |                 |                   |
| DC Output Resistance                   | R <sub>OUT</sub>      | T <sub>A</sub> = 25°C                                                              | 2    | 4    | 8               | Ω                 |
| Output Load Resistance [2]             | R <sub>L</sub>        | VOUT to GND or VCC                                                                 | 4.7  | 10   | _               | kΩ                |
| Output Load Capacitance                | C <sub>L</sub>        | VOUT to GND                                                                        | _    | _    | 5               | nF                |
| Output Valtage Seturation              | V <sub>SAT_H</sub>    | $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ to GND, bias = 400 G                     | 4.75 | 4.8  | V <sub>CC</sub> | V                 |
| Output Voltage Saturation              | V <sub>SAT_L</sub>    | $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ to VCC, bias = 400 G                     | 0.05 | 0.2  | 0.25            | V                 |
| Output Valtage Clamp                   | V <sub>CLP_H</sub>    | $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ to GND, bias = 400 G                     | 4.65 | 4.7  | 4.75            | V                 |
| Output Voltage Clamp                   | V <sub>CLP_L</sub>    | $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ to VCC, bias = 400 G                     | 0.25 | 0.3  | 0.36            | V                 |
| Output Valtage with Broken CND         | V <sub>BRK_L</sub>    | $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ to GND, pin 3 = open                     | 0    | 100  | 200             | mV                |
| Output Voltage with Broken GND         | V <sub>BRK_H</sub>    | $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ to VCC, pin 3 = open                     | 4.8  | 4.9  | 5               | V                 |
| Nicion                                 | V <sub>IN</sub>       | T <sub>A</sub> = 25°C, C <sub>L</sub> = 1 nF, Sens = 5 mV/G                        | _    | 1.5  | -               | mG/√(Hz)          |
| Noise                                  | V <sub>ON</sub>       | T <sub>A</sub> = 25°C, Sens = 5 mV/G                                               | _    | 3.5  | _               | mV <sub>RMS</sub> |
| Propagation Delay Time                 | t <sub>pd</sub>       | $T_A = 25^{\circ}C, C_L = 1 \text{ nF}, R_L = 10 \text{ k}\Omega$                  | _    | 1.2  | 1.65            | μs                |
| Response Time                          | t <sub>RESPONSE</sub> | $T_A = 25$ °C, $C_L = 1$ nF, $R_L = 10$ kΩ                                         | _    | 2.1  | 3               | μs                |
| Rise Time                              | t <sub>r</sub>        | $T_A = 25$ °C, $C_L = 1$ nF, $R_L = 10$ kΩ                                         | _    | 1.9  | _               | μs                |
| Output Slew Rate                       | SR                    | $T_A = 25$ °C, $C_L = 1$ nF, $R_L = 10$ kΩ                                         | 410  | 480  | 550             | V/ms              |
| Bandwidth                              | BW                    | Small signal –3 dB, C <sub>L</sub> = 1 nF,<br>T <sub>A</sub> = 25°C; Sens = 5 mV/G | _    | 240  | _               | kHz               |
| Chopping Frequency                     | f <sub>c</sub>        | T <sub>A</sub> = 25°C                                                              | _    | 1.14 | _               | MHz               |

Continued on the next page...



## OPERATING CHARACTERISTICS (continued): Valid over full operating temperature range of $T_A$ , $C_{BYPASS}$ = 0.1 $\mu F$ , and $V_{CC}$ = 5 V, unless otherwise specified

| Characteristic                                                         | Symbol                     | Test Conditions                              |         | Min.  | Тур.                    | Max.  | Unit |
|------------------------------------------------------------------------|----------------------------|----------------------------------------------|---------|-------|-------------------------|-------|------|
| QUIESCENT OUTPUT VOLTAGE (V                                            | <sub>ОUT(Q)</sub> )        |                                              |         |       |                         |       |      |
| Number of Fine QVO Programming Bits                                    | QVO_FINE                   |                                              |         | _     | 9                       | _     | bit  |
| Quiescent Voltage Output [3]                                           | V <sub>OUT(Q)</sub>        | T <sub>A</sub> = 25°C                        |         | 2.495 | 2.5                     | 2.505 | V    |
| Average Quiescent Voltage Output<br>Programming Step Size [4]          | V <sub>OUT(Q)Step</sub>    | T <sub>A</sub> = 25°C                        |         | _     | 1.18                    | -     | mV   |
| Average Quiescent Voltage Output<br>Temperature Compensation Step Size | V <sub>OUT(Q)TCStep</sub>  |                                              |         | _     | V <sub>OUT(Q)Step</sub> | -     | mV   |
| SENSITIVITY (Sens)                                                     |                            |                                              |         |       |                         |       |      |
| Coarse Sensitivity Programming Bits [5]                                | SENS_COARSE                |                                              |         | _     | 2                       | -     | bit  |
| Fine Sensitivity Programming Bits                                      | SENS_FINE                  |                                              |         | _     | 9                       | _     | bit  |
| Sensitivity Programming Range <sup>[6]</sup>                           |                            | SENS_COARSE = 0                              |         | 0.5   | 0.57                    | 0.8   | mV/G |
|                                                                        | 0                          | SENS_COARSE = 1                              |         | 0.8   | 1.0                     | 1.8   | mV/G |
|                                                                        | Sens <sub>PR</sub>         | SENS_COARSE = 2                              |         | 1.8   | 2.5                     | 4.1   | mV/G |
|                                                                        |                            | SENS_COARSE = 3                              |         | 4.1   | 5                       | 8.6   | mV/G |
|                                                                        | Step <sub>SENS</sub>       | SENS_COARSE = 0                              |         | _     | 2.1                     | _     | μV/G |
| Average Sensitivity Programming                                        |                            | SENS_COARSE = 1                              |         | _     | 4.5                     | _     | μV/G |
| Step Size                                                              |                            | SENS_COARSE = 2                              |         | _     | 9.8                     | _     | μV/G |
|                                                                        |                            | SENS_COARSE = 3                              |         | _     | 20.3                    | _     | μV/G |
| Average Sensitivity Temperature<br>Compensation Step Size              | Step <sub>SENSTC</sub>     | T <sub>A</sub> = -40°C to 150°C              |         | _     | Step <sub>SENS</sub>    | -     | μV/G |
| SENSITIVITY ERROR                                                      | ,                          |                                              |         | `     |                         |       | •    |
| Sensitivity Error                                                      | Sens <sub>ERR</sub>        | T <sub>A</sub> = 25°C                        |         | _     | 0.7                     | _     | %    |
| O it it D if O T                                                       | A O                        | T <sub>A</sub> = 25°C to 150°C               |         | -1    | _                       | 1     | %    |
| Sensitivity Drift Over Temperature                                     | ∆Sens <sub>TC</sub>        | $T_A = -40^{\circ}C \text{ to } 25^{\circ}C$ |         | -1.2  | _                       | 1.2   | %    |
|                                                                        |                            | Characterized with                           | ±3 kG   | _     | 0.3                     | _     | %    |
| Sensitivity Linearity Error [7]                                        | Lin <sub>ERR</sub>         | 1000G, 2000G,<br>3000G, 4000G,               | ±4 kG   | _     | 0.5                     | _     | %    |
|                                                                        |                            | 4500G, 4000G,                                | ±4.5 kG | _     | 1                       | _     | %    |
| Sensitivity Ratiometry Error                                           | Rat <sub>ERRSENS</sub>     | V <sub>CC</sub> = 4.85 to 5.15 V             |         | -0.55 | _                       | 0.55  | %    |
| QUIESCENT VOLTAGE OUTPUT EF                                            |                            |                                              |         | '     |                         |       | ,    |
| Quiescent Voltage Output Error                                         | V <sub>OUT(Q)ERR</sub>     | T <sub>A</sub> = 25°C                        |         | -5    | _                       | 5     | mV   |
| Quiescent Voltage Output Drift Over                                    |                            | T <sub>A</sub> = 25°C to 150°C               |         | -5    | _                       | 5     | mV   |
| Temperature                                                            | $\Delta V_{OUT(Q)TC}$      | T <sub>A</sub> = -40°C to 25°C               |         | -5    | _                       | 5     | mV   |
| Quiescent Voltage Output Ratiometry<br>Error                           | V <sub>RatERRVOUT(Q)</sub> | V <sub>CC</sub> = 4.85 to 5.15 V             |         | -5    | -                       | 5     | mV   |

Continued on the next page...



# Very High Precision, Programmable Linear Hall-Effect Sensor IC with Reverse Battery Protection and High-Bandwidth (240 kHz) Analog Output for Core-Based Current Sensing

## OPERATING CHARACTERISTICS (continued): Valid over full operating temperature range of $T_A$ , $C_{BYPASS} = 0.1 \mu F$ , and $V_{CC} = 5 \text{ V}$ , unless otherwise specified

| - CC - c - 1, minor c - minor c - promission |                          |                                              |       |      |      |      |  |  |
|----------------------------------------------|--------------------------|----------------------------------------------|-------|------|------|------|--|--|
| Characteristic                               | Symbol                   | Test Conditions                              | Min.  | Тур. | Max. | Unit |  |  |
| LIFETIME [8]                                 |                          |                                              |       |      |      |      |  |  |
| Quiescent Voltage Output Lifetime<br>Drift   | V <sub>OUT(Q)_LIFE</sub> | T <sub>A</sub> = 25°C                        | _     | 0.4  | _    | mV   |  |  |
| Sensitivity Lifetime Drift                   | Sens <sub>ERR_LIFE</sub> | T <sub>A</sub> = 25°C                        | -     | 0.5  | -    | %    |  |  |
| MAGNETIC CHARACTERISTICS                     |                          |                                              |       |      |      |      |  |  |
| Maximum Field Range                          | В                        | Input field range to which the part responds | -4500 | _    | 4500 | G    |  |  |

<sup>[1]</sup> OVD/UVD was characterized on the bench. V<sub>CC</sub> ramp rate of 0.5 V/ms and 1 V/µs for thresholds and timing respectively.



<sup>[2]</sup> Using a small  $R_L$  increases output error; this error scales with output, causing offset and symmetry error; i.e., using  $R_L = 4.7 \text{ k}\Omega$  causes a 4 mV error due to the resistor divider between the  $R_{L(\text{pulldown})}$  and the internal resistance of 4  $\Omega$  at 5 V output. Keep this in mind when sizing  $R_L$ .

<sup>[3]</sup> Devices programmed to the typical values are guaranteed to meet the  $\Delta V_{OUT(Q)TC}$  specification.

<sup>[4]</sup> This is an average, and the actual step can vary. For best results, check V<sub>OUT(Q)</sub> after every retrim. Refer to the quiescent voltage output programming resolution information in the Response Characteristics, Definitions, and Performance Data section.

<sup>[5]</sup> Allegro guarantees limits of devices that remain within their factory-programmed SEN\_COARSE and the corresponding SENSPR during customer programming.

<sup>[6]</sup> Device performance is guaranteed within these ranges. Typical value is the factory-programmed sensitivity.

<sup>[7]</sup> Validated by characterization and design. Specification valid from  $V_{OUT} = 0.4 \text{ V}$  to 4.6 V.

<sup>[8]</sup> Lifetime drift numbers represent the average parameter drift observed during qualification.

## CHARACTERISTIC PERFORMANCE ACS70312 TYPICAL FREQUENCY RESPONSE



For information regarding bandwidth characterization methods used for the ACS70312, see the "Characterizing System Bandwidth" application note (<a href="https://www.allegromicro.com/en/insights-and-innovations/technical-documents/hall-effect-sensor-ic-publications/an-effective-method-for-characterizing-system-bandwidth-an296169">https://www.allegromicro.com/en/insights-and-innovations/technical-documents/hall-effect-sensor-ic-publications/an-effective-method-for-characterizing-system-bandwidth-an296169</a>) on the Allegro website.



### RESPONSE CHARACTERISTICS, DEFINITIONS, AND PERFORMANCE DATA

### Response Time (t<sub>RESPONSE</sub>)

The time interval between a) when the applied magnetic field reaches 90% of its final value, and b) when the sensor output reaches 90% of its full-scale value.

## Propagation Delay (tpd)

The time interval between a) when the applied magnetic field reaches 20% of its full-scale value, and b) when the sensor output reaches 20% of its full-scale value.

#### Rise Time (t<sub>r</sub>)

The time interval between a) when the sensor reaches 10% of its full-scale value, and b) when it reaches 90% of its full-scale value

#### **Output Slew Rate (SR)**

The rate of change  $(V/\mu s)$  in the output voltage between a) when the sensor reaches 10% of its full-scale value, and b) when it reaches 90% of its full-scale value.

#### Response Time, Propagation Delay, Rise Time, and Output Slew Rate

Applied step with 10% to 90% rise time = 1 µs

Test Conditions:  $T_A = 25$ °C,  $C_{BYPASS} = 0.1 \mu F$ ,  $C_L = 1 nF$ ,  $R_L = 10 k\Omega$ , 1 V output swing



## Quiescent Voltage Output (V<sub>OUT(Q)</sub>)

In the quiescent state (no significant magnetic field: B=0 G), the output  $(V_{OUT(Q)})$  has a constant ratio to the supply voltage  $(V_{CC})$  throughout the entire operating ranges of  $V_{CC}$  and ambient temperature  $(T_A)$ .

Before any programming, the quiescent voltage output  $(V_{OUT(Q)})$  has a nominal value of  $V_{CC}/2$  for a bidirectional device and 0.5 V for unidirectional parts with a  $V_{CC}$  of 5 V.

## **Quiescent Voltage Output Programming Range**

The quiescent voltage output  $(V_{OUT(Q)})$  can be programmed within the quiescent voltage output programming range limits. Exceeding the specified quiescent voltage output programming range limits causes the quiescent voltage output drift over temperature  $(\Delta V_{OUT(O)TC})$  to deteriorate beyond the specified values.

## Average Quiescent Voltage Output Programming Step Size (V<sub>OUT(Q)Step</sub>)

The average quiescent voltage output programming step size  $(V_{OUT(O)Step})$  is determined using the following calculation:

$$V_{OUT(Q)Step} = \frac{V_{OUT(Q)maxcode} - V_{OUT(Q)mincode}}{2^{n} - 1} , \qquad (1)$$

where n is the number of available programming bits in the trim range, 9 bits,  $V_{OUT(Q)maxcode}$  is at decimal code 255, and  $V_{OUT(Q)mincode}$  is at decimal code 256.

## Quiescent Voltage Output Programming Resolution

The programming resolution for any device is half of its programming step size.

The step size of each bit can vary. For best accuracy, check  $V_{OUT(Q)}$  after every trim. The DAC performance of the device is screened and accounted for in the factory-standard trim, but becomes a possible source of error if the devices is reprogrammed beyond the quiescent voltage output; programming beyond this range causes  $\Delta V_{OUT(Q)TC}$  to be invalid.

## Quiescent Voltage Output Drift Over Temperature (ΔV<sub>OUT(O)TC</sub>)

The quiescent voltage output  $(V_{OUT(Q)})$  may drift from its nominal value through the operating ambient temperature  $(T_A)$ . The quiescent voltage output drift over temperature  $(\Delta_{VOUT(Q)TC})$  is defined as:

$$\Delta V_{OUT(O)TC} = V_{OUT(O)(TA)} - V_{OUT(O)(25^{\circ}C)}$$
 (2)

 $\Delta V_{OUT(Q)TC}$  should be calculated using the measured value of  $V_{OUT(Q)}$  at the current temperature and at 25 °C.

## Sensitivity (Sens) and Sensitivity Error (Sens <sub>ERR</sub>)

The presence of a south-polarity magnetic field, perpendicular to the branded surface of the package face, increases the output voltage from its quiescent value toward the supply voltage rail. The amount of the output voltage increase is proportional to the magnitude of the magnetic field applied.

Conversely, application of a north-polarity field decreases the output voltage from its quiescent value. This proportionality is specified as the magnetic sensitivity, Sens (mV/G), of the device, defined as:

$$Sens = \frac{V_{OUT(BPOS)} - V_{OUT(BNEG)}}{BPOS - BNEG}, \tag{3}$$

where BPOS and BNEG are two magnetic fields with opposite polarities.

Sensitivity error is the error in percent between the factory-programmed sensitivity and the measured sensitivity value.

## **Factory-Programmed Sensitivity**

Before any programming, sensitivity has a nominal value that depends on the SENS\_COARSE bits setting. Each ACS70312 variant has a different SENS\_COARSE setting. The TC performance is guaranteed if the SENS\_COARSE bit is in its default factory value and within the sensitivity programming range corresponding to the SENS\_COARSE bit.

## Sensitivity Programming Range (Senspr)

The magnetic sensitivity (Sens) can be programmed around its initial value within the sensitivity range limits:  $Sens_{PR}(min)$  and  $Sens_{PR}(max)$ . Exceeding the specified sensitivity range causes sensitivity drift over temperature ( $\Delta Sens_{TC}$ ) to deteriorate beyond the specified values.



## Average Fine Sensitivity Programming Step Size (Step<sub>SENS</sub>)

This is the change in the fine sensitivity parameter, per the code of the SENSF digital-to-analog converter (DAC). This value changes depending on SENS\_COARSE. The over-temperature performance of the device is guaranteed only for the factory-programmed SENS\_COARSE bit and its associated Sens<sub>PR</sub>.

### **Sensitivity Programming Resolution**

This resolution is equal to or less than  $1/2 \times Step_{SENS}$ . If the device is more than  $1/2 \times Step_{SENS}$  but less than one  $Step_{SENS}$  away from a desired trim, an additional step in the correct direction yields a resolution of less than  $1/2 \times Step_{SENS}$ .

### Sensitivity Drift Over Temperature ( $\Delta Sens_{TC}$ )

Sensitivity (Sens) may drift from its expected value (SENS\_EXPECTED) over the operating ambient temperature range ( $T_A$ ). The sensitivity drift over temperature ( $\Delta Sens_{TC}$ ) is defined as:

$$\Delta Sens_{TC} = \frac{Sens_{(TA)} - Sens_{(25^{\circ}C)}}{Sens_{(25^{\circ}C)}} \times 100\% .$$
 (4)

## **Output Voltage Operating Range**

The functional output voltage for optimal performance of the device is 0.5 V to 4.5 V output voltage, where  $V_{CC} = 5 \text{ V}$ . The device can respond to magnetic fields that cause the output to go beyond these voltages, but parameters may not meet datasheet limits.

## Sensitivity Linearity Error (Linear)

The ACS70312 is designed to provide a linear output in response to a ramping applied magnetic field. Lin<sub>ERR</sub> is valid from 0 G to  $\pm 2000$  G input field while within the output voltage operating range. Consider two magnetic fields, B1 and B2. Ideally, the sensitivity of a device is the same for both fields, for a given supply voltage and temperature. Linearity error is present when there is a difference between the sensitivities measured at B1 and B2.

Linearity error (%) is measured and defined as:

$$\operatorname{Lin}_{\operatorname{ERR}} = \left(1 - \frac{\operatorname{Sens}_{B2}}{\operatorname{Sens}_{B1}}\right) \times 100\% \tag{6}$$

where:

$$Sens_{Bx} = \frac{|V_{OUT(Bx)} - V_{OUT(Q)}|}{B_x} . (7)$$

### Ratiometry Error (Rat<sub>ERR</sub>)

The ACS70312 device features a ratiometric output. This means that the quiescent voltage output ( $V_{OUT(Q)}$ ), sensitivity (Sens), and output voltage clamp ( $V_{CLP}$ ) are proportional to the supply voltage ( $V_{CC}$ ). When the supply voltage increases or decreases by a certain percentage, each characteristic also increases or decreases by the same percentage. Ratiometry error is the difference between the measured change in the supply voltage relative to 5 V and the measured change in each characteristic.

The quiescent voltage output ratiometry error,  $Rat_{ERRVOUT(Q)}$  (%), for a given supply voltage ( $V_{CC}$ ) is defined as:

$$Rat_{ERRVOUT(QBI)} = \begin{bmatrix} 1 - \frac{\left(\frac{V_{OUT(Q)(VCC)}}{V_{OUT(Q)(5V)}}\right)}{\frac{V_{CC}}{5 \text{ V}}} \end{bmatrix} \times 100\%$$
 (8)

The quiescent voltage output ratiometry error,  $V_{RatERRVOUT(Q)}$  (mV), for a given supply voltage ( $V_{CC}$ ) is defined as:

$$V_{RATERRVOUT(Q)} = \left[ \left( V_{OUT(5V)} \times \frac{Vcc}{5V} \right) - V_{OUT(VCC)} \right]$$
 (9)

The sensitivity ratiometry error,  $Rat_{ERRSens}$  (%), for a given supply voltage ( $V_{CC}$ ) is defined as:

$$Rat_{ERRSens} = \left(1 - \frac{Sens_{(VCC)} / Sens_{(5V)}}{V_{CC} / 5 V}\right) \times 100\% \quad . \tag{10}$$

### Power-On-Reset Voltage (V<sub>POR</sub>)

On power-up, the ACS70312 is held in a reset state. The reset signal is disabled when  $V_{CC}$  reaches  $V_{POR\_H}$  and time  $t_{PORR}$  has elapsed, allowing the output voltage to go from a high-impedance state into typical operation. During power-down, the reset signal is enabled when  $V_{CC}$  reaches  $V_{POR\_L}$ , causing the output voltage to go into a high-impedance state.

## Power-On Reset Release Time (t<sub>POR R</sub>)

When  $V_{CC}$  rises to  $V_{POR\_H}$ , the power-on-reset counter starts. The ACS70312 output voltage transitions from a high-impedance state to typical operation only when the power-on-reset counter has reached  $t_{POR\_R}$  and  $V_{CC}$  has been maintained above  $V_{POR\_H}$ .

## Output Saturation Voltage (V<sub>SAT</sub>)

When output voltage clamps are disabled, the output voltage can swing to a maximum of  $V_{SAT\ H}$  and to a minimum of  $V_{SAT\ L}$ .

## **Broken-Wire Voltage (V<sub>BRK</sub>)**

If the GND pin is disconnected (broken-wire event), the output voltage goes to  $V_{BRK\_H}$  (if a load resistor is connected to VCC) or to  $V_{BRK\_L}$  (if a load resistor is connected to GND).

### Power-On Time (t<sub>PO</sub>)

When the supply is ramped to its operating voltage, the device requires a finite time to power its internal components before responding to an input magnetic field.

Power-on time ( $t_{PO}$ ) is defined as the time it takes for the output voltage to settle within  $\pm 10\%$  of its steady-state value under an applied magnetic field, after the power supply has reached its minimum specified operating voltage ( $V_{CC(min)}$ ) as shown in Figure 5.

## Temperature Compensation Power-On Time $(t_{TC})$

After the power-on time  $(t_{PO})$  has elapsed,  $t_{TC}$  is required before a valid temperature-compensated output.



Figure 4: Magnetic Flux Polarity



Figure 5: Power-On Time Definition

#### **FUNCTIONAL DESCRIPTIONS**

The descriptions in this section assume: temperature =  $25^{\circ}$ C, no output load (R<sub>L</sub>, C<sub>L</sub>), and no magnetic field is present.

#### Power-On Reset (POR)

When the device is off, the output is in a high-impedance state.

#### Power-On

As  $V_{CC}$  ramps up, the device output is in high-impedance until  $V_{CC}$  reaches  $V_{POR\_H}$ . As  $V_{CC}$  rises above  $V_{POR\_H}$ , the device output leaves the high-impedance state and enters the typical operating mode.

### Overvoltage Detection (V<sub>OVD</sub>)

When  $V_{CC}$  is raised above the overvoltage-detection-enable voltage ( $V_{OVD\_H}$ ), the ACS70312 output stage enters a high-impedance state.  $V_{OUT}$  is either pulled to  $V_{CC}$  with a pull-up  $R_L$  or pulled to GND with a pull-down  $R_L$  when  $V_{OVD\_H}$  is reached. When programming the ACS70312, overvoltage detection must be active for communication. The ACS70312 output resumes typical operation after  $V_{CC}$  is below the overvoltage detection disable voltage,  $V_{OVD\_L}$ .

NOTE: The supply voltage limits still apply for all operating characteristics.

## Undervoltage Detection (V<sub>UVD</sub>)

When  $V_{CC}$  drops below the undervoltage-detection-enable voltage ( $V_{UVD\_H}$ ), the ACS70312 output stage drops close to GND, beyond the clamp or saturation voltage. The ACS70312 output resumes typical operation after  $V_{CC}$  is above the undervoltage-detection-disable voltage,  $V_{UVD\ H}$ .

NOTE: The supply voltage limits still apply for all operating characteristics.

#### Power-Down

As  $V_{CC}$  ramps down, the device output is active until  $V_{CC}$  falls below  $V_{POR\_L}$ . As  $V_{CC}$  falls below  $V_{POR\_L}$ , the device output enters a high-impedance state.

#### Power On/Off Profile

ACS70312 power-on with a pull-down resistor is shown in Figure 6. The output follows VCC ratiometrically after exiting POR and is pulled to ground after entering UVD.



Figure 6: ACS70312 Power On/Off and UVD,  $R_1 = 10 \text{ k}\Omega$ 



#### **PROGRAMMING GUIDELINES**

The serial interface uses a bidirectional communication on VOUT. The ACS70312 enters programming mode when  $V_{CC}$  increases beyond  $V_{prgH}(VCC)$ . The ACS70312 also enters programming-enable mode if voltage on PROG\_EN exceeds  $V_{prgH}(PROG_EN)$ . The PROG\_EN pin allows for low-voltage programming on the ACS70312 without the need to raise the supply voltage above 5 V.

The device has an internal charge pump to generate the EEPROM pulses.

Recommended programming kits/subkits and software can be found under the Technical Documents on the ACS70312 product page on the www.allegromicro.com website.



| SDATA_OUT_EN | OUT_DIS | VOUT          |
|--------------|---------|---------------|
| 0            | 0       | Analog output |
| 0            | 1       | High-Z        |
| 1            | Х       | SDATA_OUT     |



#### **Memory-Locking Mechanisms**

The ACS70312 is equipped with two distinct memory-locking mechanisms:

- Default Lock: At power-up, all registers of the ACS70312 are locked by default. EEPROM and volatile memory cannot be written. To disable the default lock, a specific 32-bit customer access code must be written to address 0x36 within the access code timeout period (t<sub>ACC</sub>) from power-up. After doing so, registers can be accessed. If VCC is power-cycled, the default lock is automatically re-enabled. This ensures that, during typical operation, memory content is altered due to unwanted glitches on VCC or the VOUT pin.
- Lock Bit: After EEPROM has been programmed by the user, the DEV\_LOCK bit can be set high and VCC power-cycled to permanently disable the ability to read or write any register. This prevents the ability to disable the default lock using the previously described method.
- NOTE: After the DEV\_LOCK bit has been set high and the VCC pin has been power-cycled, the DEV\_LOCK bit can no longer be cleared and registers can no longer be written to.

#### Serial Communication

The serial interface allows an external controller to read from and write to registers, including EEPROM, in the ACS70312 using a point-to-point command/acknowledge protocol. The ACS70312 does not initiate communication; it only responds to commands from the external controller. Each transaction consists of a command from the controller. If the command is a write, there is no acknowledgment from the ACS70312. If the command is a read, the ACS70312 responds by transmitting the requested data.

Serial interface timing parameters are provided in Table 1.

NOTE: The external controller must avoid sending a command frame that overlaps a read acknowledge frame.

The serial interface uses a Manchester-encoding-based protocol (0 = rising edge, 1 = falling edge), with address and data transmitted MSB first. Four commands are recognized by the ACS70312: write access code, write to volatile memory, write to nonvolatile memory (EEPROM), and read. One frame type, read acknowledge, is sent by the ACS70312 in response to a read command.

The ACS70312 device uses a three-wire programming interface,



Figure 7: General Format for Serial Interface Commands



# Very High Precision, Programmable Linear Hall-Effect Sensor IC with Reverse Battery Protection and High-Bandwidth (240 kHz) Analog Output for Core-Based Current Sensing

where VCC or PROG\_EN is used to control the program-enable signal, data is transmitted on VOUT, and all signals are referenced to GND. This three-wire interface makes it possible to communicate with multiple devices with shared VCC and GND lines.

The four transactions (write access, write to EEPROM, write to volatile memory, and read) are shown in the figures on the following pages. To initialize any communication, VCC or PROG\_EN should be increased to a level above  $V_{\rm prgH}$  without exceeding the pin maximum voltage. At this time, VOUT is disabled and acts as an input.

After program-enable is asserted, the external controller must drive the output low in a time less than the program time delay, t<sub>d</sub>. This prevents the device from interpreting any false transients on VOUT as data pulses. After the command is completed, VCC

or PROG\_EN is reduced below V<sub>prgL</sub>, back to the typical operating level. Also, the output is enabled and responds to magnetic input.

When performing a write-to-EEPROM transaction, the ACS70312 requires a delay of  $t_{\rm w}$  to store the data in EEPROM. The device responds with a high-to-low transition on VOUT to indicate the write-to-EEPROM sequence is complete.

When sending multiple command frames, it is not necessary to toggle the program-enable signal on VCC or PROG\_EN. After the first command frame has completed and VCC or PROG\_EN has remained at  $V_{prgH}$ , the device ignores any subsequent pulses on the output. When the program-enable signal is brought below  $V_{prgL}$ , the output responds to the magnetic input.



| Quantity of Bits | Name                | Values | Description                                                                                                            |      |        |             |     |
|------------------|---------------------|--------|------------------------------------------------------------------------------------------------------------------------|------|--------|-------------|-----|
| 2                | Synchronization     | 00     | Used to identify the beginning of a serial interface command                                                           |      |        |             |     |
| 4                | D = = d /\ A / wide | 0      | [As required] Write operation                                                                                          |      |        |             |     |
| 1                | 1 Read/Write        |        | [As required] Read operation                                                                                           |      |        |             |     |
| 6                | Address             | 0/1    | [Read/Write] Register address (volatile memory or EEPROM)                                                              |      |        |             |     |
|                  | Data                |        | 26 data bits and 6 ECC bits                                                                                            |      |        |             |     |
| 32               |                     | Data   | Data                                                                                                                   | Data | 2 Data | 32 Data 0/1 | 0/1 |
|                  |                     |        | For a write command frame, the data consists of 32 bits: [31:26] not relevant, and [25:0] data, where bit 0 is the LSB |      |        |             |     |
| 3                | CRC                 | 0/1    | Bits to check the validity of the frame                                                                                |      |        |             |     |

Figure 8: Command Frame General Format



Table 1: Programming Parameters,  $C_{BYPASS} = 0.1 \mu F$ ,  $V_{CC} = 5 \text{ V}$ 

| Characteristics                             | Symbol                      | Note                                                                                 | Min. | Тур. | Max. | Unit |
|---------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>CC</sub> Program Enable Voltage High | V <sub>prgH</sub> (VCC)     | Program-enable signal high level on VCC                                              | 7.3  | 7.6  | 7.9  | V    |
| V <sub>CC</sub> Program Enable Voltage Low  | V <sub>prgL</sub> (VCC)     | Program-enable signal low level on VCC                                               | 6.3  | 6.6  | 6.9  | V    |
| PROG_EN Program Enable Voltage High         | V <sub>prgH</sub> (PROG_EN) | Program-enable signal high level on PROG_EN                                          | 2.4  | _    | _    | V    |
| PROG_EN Program Enable Voltage Low          | V <sub>prgL</sub> (PROG_EN) | Program-enable signal low level on PROG_EN                                           | _    | _    | 1.3  | V    |
| PROG_EN Internal Pull-Down Resistor         | R <sub>PROG</sub>           |                                                                                      | 65   | 100  | 135  | kΩ   |
| Output Enable Delay                         | t <sub>e</sub>              | External capacitance (C <sub>LX</sub> ) on VOUT may increase the output enable delay | 100  | 125  | 150  | μs   |
| Program Time Delay                          | t <sub>d</sub>              |                                                                                      | 84   | 88   | 93   | μs   |
| Program Write Delay                         | t <sub>w</sub>              |                                                                                      | 23   | 24   | 25   | ms   |
| Manchester High Voltage                     | V <sub>MAN(H)</sub>         | Data pulses on VOUT                                                                  | 4    | 5    | VCC  | V    |
| Manchester Low Voltage                      | V <sub>MAN(L)</sub>         | Data pulses on VOUT                                                                  | 0    | _    | 1    | V    |
| Bit Rate                                    | t <sub>BITR</sub>           | Communication rate                                                                   | 1    | 30   | 100  | kbps |
| Bit Time                                    | t <sub>BIT</sub>            | Data-bit pulse width at 30 kbps                                                      | 37   | 39   | 42   | μs   |
| Access Code Timeout                         | t <sub>ACC</sub>            |                                                                                      | _    | 50   | _    | ms   |



V<sub>prg</sub>
VCC or PROG\_EN
VOUT (Output)
VOUT (Input)
External Control
High Z
VprgL
Normal
Output
0 V
Vout
Unique
VprgL
Normal
Output
0 V
Vout
t<sub>d</sub>
Vout
t<sub>d</sub>
Vout
Vout
t<sub>d</sub>
Vout
Vout
t<sub>d</sub>
Vout
Vout
Vout
t<sub>d</sub>
Vout
Vergl
Normal
Output
0 V
Vout
0 V
Vout
0 V
Vout
1 V
VergL
Normal
Output
0 V
Vout
0 V

Figure 9: Write Access Code

**Figure 10: Write Nonvolatile Memory** 



Figure 11: Write Volatile Memory

Figure 12: Read



- Nominal

5 V

Normal

Output 0 V

#### MANCHESTER COMMUNICATION

#### **Command Format**



**Manchester Write Command** 



**Manchester Read Command** 

#### **Write Command**



#### **Read Command**

## Read Acknowledge



### **Generic Timing**

For initial portion of Manchester command



| Parameter                 | Description                                                                                                                                                                                                             | Min.                             | Max.                               |  |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------------------------|--|
| t <sub>sclk</sub>         | System clock period after trimming                                                                                                                                                                                      | 133 ns (7.5 MHz)                 | .5 MHz) 167 ns (6 MHz)             |  |
| t <sub>bit</sub>          | Bit time                                                                                                                                                                                                                | 1 μs (1 MBd)                     | 1 ms (1 kBd)                       |  |
| t <sub>DIS_TOP</sub>      | OUT pin is disabled after raising VCC                                                                                                                                                                                   | 56 μs (512 × t <sub>sclk</sub> ) | 73.5 µs (514 × t <sub>sclk</sub> ) |  |
| t <sub>OUTH_1ST_TOP</sub> | The OUT pin is either pulled high or low Low-to-high transitions are not allowed after this maximum time has elapsed, except to start the Manchester command This is for the first Manchester command after raising VCC | 73.5 µs                          | 123 µs                             |  |
| t <sub>CMD_1ST_TOP</sub>  | Time required before the first Manchester command can be sent after raising VCC                                                                                                                                         | 144 µs                           | n/a                                |  |
| $t_{LOW}$                 | Time required to hold output low before the first Manchester edge                                                                                                                                                       | 1 µs                             | n/a                                |  |

#### Write to EEPROM

If VCC or PROG\_EN is held high at the programming voltage, multiple Manchester commands can be executed.



| Parameter           | Description                                                                                                                                                       | Min.                 | Max.                   |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------|--|
| t <sub>sclk</sub>   | System clock period after trimming                                                                                                                                | 133 ns (7.5 MHz)     | 167 ns (6 MHz)         |  |
| t <sub>bit</sub>    | Bit time                                                                                                                                                          | 1 μs (1 MBd)         | 1 ms (1 kBd)           |  |
| t <sub>ACK_EN</sub> | Time for the device to drive OUT after Manchester command: Host must stop driving OUT within this time                                                            | 2 × t <sub>bit</sub> | 2 × t <sub>bit</sub>   |  |
| t <sub>EE_WR</sub>  | The device writes to EEPROM during this time                                                                                                                      | _                    | _                      |  |
| t <sub>EE_ACK</sub> | Device drives OUT low during this time                                                                                                                            | 1 × t <sub>bit</sub> | 1 × t <sub>bit</sub>   |  |
| t <sub>оитн</sub>   | The OUT pin is either pulled high or low Low-to-high transitions are not allowed after this maximum time has elapsed, except to start the next Manchester command | 0                    | 1.8 × t <sub>bit</sub> |  |
| t <sub>CMD_EE</sub> | Time before the next Manchester command may be given following a write to EEPROM                                                                                  |                      | _                      |  |
| t <sub>LOW</sub>    | Time required to hold output low before the first Manchester edge                                                                                                 | 1 µs                 | _                      |  |

## Write to Register (Not EEPROM)



| Parameter          | Description                                                                          | Min.             | Max.           |  |
|--------------------|--------------------------------------------------------------------------------------|------------------|----------------|--|
| t <sub>sclk</sub>  | System clock period after trimming                                                   | 133 ns (7.5 MHz) | 167 ns (6 MHz) |  |
| t <sub>bit</sub>   | Bit time                                                                             | 1 µs (1 MBd)     | 1 ms (1 kBd)   |  |
| t <sub>CMD_R</sub> | Time before the next Manchester command may be given following a write to a register | 2 µs             | n/a            |  |



## Read (Controller to ACS70312)

The fields for the read command are:

- Sync (2 bits, both with a value of zero)
- Read/Write (1 bit, must be 1 for read)
- CRC (3 bits)

The sequence for a read command is shown in Figure 13.



Figure 13: Read Sequence

## Read Acknowledge (ACS70312 to Controller)

The fields for the data return frame are:

- Sync (2 bits, both with a value of zero)
- Data (32 bits):
  - □ [31:28] Not relevant
  - □ [27:26] ECC pass/fail
  - □ [25:0] Data

The sequence for a read acknowledge is shown in Figure 14. For instructions about how to detect read/write synchronize memory address data (32 bits) and ECC failure, refer to the Detecting ECC Error section.



Figure 14: Read Acknowledgement Sequence

### Write (Controller to ACS70312)

The fields for the write command are:

- Sync (2 bits, both with a value of zero)
- Read/Write (1 bit, must be 0 for write)
- Address (6 bits)
- Data (32 bits):
  - □ [31:26] Not relevant
  - □ [25:0] Data
- CRC (3 bits)

The sequence for a write command is shown in Figure 15. Bits [31:26] are not relevant because the ACS70312 automatically generates 6 ECC bits based on the content of bits [25:0]. These ECC bits are stored in EEPROM at locations [31:26].



Figure 15: Write Sequence

### Write Access Code (Controller to ACS70312)

The fields for the access code command are:

- Sync (2 bits, both with a value of zero)
- Read/Write (1 bit, must be 0 for write)
- Address (6 bits, address 0x36 for customer access)
- Data (32 bits, 0xC4136737 for customer access)
- CRC (3 bits)

The sequence for an access code command is shown in Figure 16.



Figure 16: Write Access Code

The controller must open the serial communication with the ACS70312 device by sending an access code. It must be sent within access code timeout period,  $t_{ACC}$ , from power-up, or the device becomes disabled for read and write access.

#### **Access Codes Information**

| Name     | Serial Interface Format |            |
|----------|-------------------------|------------|
|          | Register Address (Hex)  | Data (Hex) |
| Customer | 0x36                    | 0xC4136737 |



### **EEPROM Error Checking and Correction (ECC)**

Hamming code methodology is implemented for EEPROM checking and correction. The device has ECC enabled after power-up.

The device always returns 32 bits.

The message received from the controller is analyzed by the device EEPROM driver and ECC bits are added. The first 6 received bits from device to controller are dedicated to ECC.

The Manchester serial interface uses a 3-bit cyclic redundancy check (CRC) for data-bit error checking (synchronized bits are ignored during the check). The CRC algorithm is based on the polynomial  $g(x) = x^3 + x + 1$  and is initialized to 111 when first powered up. Write commands written to the peripheral are checked against the embedded CRC field.

### **Detecting ECC Error**

If an uncorrectable error has occurred, bits 27:26 are set to 10, the VOUT pin goes to a high-impedance state, and the device does not respond to the applied magnetic field.

#### **EEPROM ECC Errors**

| Bits  | Name    | Description                                                                                               |
|-------|---------|-----------------------------------------------------------------------------------------------------------|
| 31:28 | _       | No meaning                                                                                                |
| 27:26 | ECC     | 00 = No Error<br>01 = Error detected and message corrected<br>10 = Uncorrectable error<br>11 = No meaning |
| 25:0  | D[25:0] | EEPROM data                                                                                               |

**Table 2: Customer Memory Map** 

| Address | Register Name | Parameter Name       | Description                                                                                   | r/w | Bits | Location |
|---------|---------------|----------------------|-----------------------------------------------------------------------------------------------|-----|------|----------|
| 0x4     | SCRATCH_C     | CUSTOMER_<br>SCRATCH | Unused register that can be written to, as needed, for customer data storage                  | RW  | 26   | 25:0     |
| 0x5     |               | SENSF                | Sensitivity, fine adjustment, 2's-complement register                                         | RW  | 9    | 8:0      |
|         | CUST0_C       | QVOF                 | Quiescent output voltage (QVO), fine adjustment, 2's-complement register                      | RW  | 9    | 17:9     |
|         |               | SENSC [1]            | Coarse sensitivity                                                                            | RW  | 2    | 19:18    |
| 0x6     |               | RAT_DIS              | Ratiometry disable; Sens and V <sub>OUT(Q)</sub> are not guaranteed if ratiometry is disabled | RW  | 1    | 2        |
|         |               | UNI_EN [1]           | Enables unidirectional output                                                                 | RW  | 1    | 4        |
|         | CUST1_C       | CLAMP_EN             | Clamp enable                                                                                  | RW  | 1    | 5        |
|         |               | POL <sup>[1]</sup>   | Reverses output polarity                                                                      | RW  | 1    | 6        |
|         |               | DEV_LOCK             | Bit to lock the serial interface from receiving data                                          | RW  | 1    | 7        |
| 0x28    | STATUS_C      | CUSTOMER_<br>ACCESS  | Customer write access enabled                                                                 | RO  | 1    | 0        |
| 0x36    | UNLOCK_C      | CUSTOMER_<br>UNLOCK  | Write 0xC4136737 to address 0x36 within t <sub>ACC</sub> to unlock the device                 | WO  | 32   | 31:0     |

<sup>[1]</sup> If this register is changed from the factory default, overtemperature performance is no longer valid.



#### PACKAGE OUTLINE DRAWINGS

For Reference Only - Not for Tooling Use

(Reference DWG-0000426, Rev. 1)
Dimensions in millimeters - NOT TO SCALE
Dimensions exclusive of mold flash, gate burs, and dambar protrusions
Exact case and lead configuration at supplier discretion within limits shown



Figure 17: Package KT, 4-Pin SIP, TN Leadform

# Very High Precision, Programmable Linear Hall-Effect Sensor IC with Reverse Battery Protection and High-Bandwidth (240 kHz) Analog Output for Core-Based Current Sensing

#### **Revision History**

| Number | Date             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|--------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| -      | October 30, 2023 | Preliminary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 1      | March 4, 2024    | Initial release: Updated sensitivity error, sensitivity range, and sensitivity linearity error (page 7); moved maximum field range to a magnetic characteristics section (page 8); aligned symbol for average quiescent voltage output programming step size throughout by changing Step <sub>VOUT(Q)</sub> to V <sub>OUT(Q)Step</sub> (page 11); corrected plot of on/off behavior (page 14); corrected address for STATUS_C register and added notes to QVOF and SENSF registers (page 24); corrected Hall-element location (page 25); and made minor editorial corrections throughout (all pages) |  |  |
| 2      | March 14, 2024   | Released for publication (no content changes; headings only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 3      | April 3, 2024    | Updated Selection Guide Sensitivity Programming Range values (page 3) and Sensitivity Programming Range values (page 7).                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 4      | October 15, 2024 | Modified footnote for sensitivity linearity error operating characteristic (page 8), modified default lock description (page 16), t <sub>ACC</sub> characteristic (pages 16 and 18), and overtemperature performance notes customer memory map table (page 24)                                                                                                                                                                                                                                                                                                                                       |  |  |

Copyright 2024, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit:

www.allegromicro.com

