

#### **FEATURES AND BENEFITS**

- Industry-leading noise performance reduces audible noise impact of torque ripple in EPS applications
  - High speed, low noise 16-bit ADC
  - Increased number of user-selectable bandwidth options to better optimize tradeoff between noise and response time
  - Advanced adaptive filter option for further noise improvements
- Flexible programming interface
  - Standard 3-wire serial programming interface
  - Optional 2-wire serial programming interface, eliminates need for increased supply voltage when connected to other sensitive components
- Developed in accordance with ISO 26262 requirements for hardware product development for use in safetycritical applications
  - A31102LLUBTR-DD (dual die) designed to meet ASIL D requirements when integrated and used in conjunction with the appropriate system-level control, in the manner prescribed in the A31102 Safety Manual
  - A31102LLUATR (single die) designed to meet ASIL B requirements when integrated and used in conjunction with the appropriate system-level control, in the manner prescribed in the A31102 Safety Manual

Continued on the next page...

#### PACKAGE:

Not to scale



14-pin TSSOP (suffix LU)

#### **DESCRIPTION**

The A31102 is available in two package options: one includes a single monolithic integrated circuit (IC), and the second includes two electrically isolated ICs. Each IC consists of a high-precision programmable Hall-effect linear sensor with an open-drain output, which can be configured for either pulsewidth-modulated (PWM) or Single Edge Nibble Transmission (SENT) output protocols. Each IC within the A31102 package includes fully independent power and ground connections. The A31102 is an especially configurable and robust solution for the most demanding linear magnetic field sensing applications, including torque sensing in electronic power steering (EPS).

Two key features of the A31102 are the low noise output and capability to provide a highly linear device output even with nonlinear input magnetic fields. To achieve this, each BiCMOS monolithic integrated circuit includes the following: a Hall sensing element, an ultra-low noise front end amplifier, proprietary dynamic offset cancellation circuits, on-chip stress compensation circuitry, a 16-bit analog-to-digital converter (ADC), and a highly flexible digital signal path that includes precision temperature compensating circuitry to reduce the intrinsic sensitivity and offset drift of the Hall element, advanced output linearization circuitry and advanced diagnostic detection features. It also includes on-chip EEPROM for storing all necessary factory- and customer-programmable parameters to correctly configure each device.

Continued on the next page...



**Functional Block Diagram** 

### Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

#### **FEATURES AND BENEFITS (continued)**

- Multiple on-chip diagnostics provide high level of fault coverage for on-chip and environmental faults
  - · Overvoltage and undervoltage detection
  - Overtemperature
  - Magnetic field out-of-range detection
  - Broken wire detection
  - Signal path monitoring
- AEC-Q100 Grade 0
  - Dual die version Q104 qualified
- Exceptional stability throughout lifetime and across temperature changes
  - Factory-programmed to have flat sensitivity over full operating temperature range
  - Customer programmable 1st and 2nd order sensitivity and 1st order offset compensation across temperature range for pairing A31102 with wide variety of magnet types
  - Active stress compensation circuitry helps minimize lifetime sensitivity drift
- Integrated linearization allows for flexible output waveform translation and compensation for nonlinear magnetic inputs
- Flexible output protocols with up to 16-bit resolution and configurable error notifications
  - Digital open-drain output allows for flexible output voltage levels

- PWM (pulse-width-modulated) output with diagnostic output mode to identify fault conditions
- Configurable SENT output with 12- or 16-bit magnetic data
- SENT (Single Edge Nibble Transmission) compliant output with configurable reporting of error conditions and other diagnostic information
- Proprietary Fast SENT provides increased data rates to support high-bandwidth applications
- Allegro proprietary shared SENT protocols, SSENT (Sequential SENT) and ASENT (Addressable SENT), allow users to connect up to 4 devices on the same output line to reduce wiring harness needs
- Enhanced EMC tuning through programmable fall-time configurability
- On-chip EEPROM for storing factory- and customerprogrammable parameters
  - Integrated charge pump reduces requirements for highvoltage pulses to program EEPROM
  - Single bit Error Correction and Double bit Error Detection (SECDED) capability
  - Unique lot and date code information stored in EEPROM to provide full traceability of each IC
  - Includes customer-reserved "scratchpad" EEPROM space

### **DESCRIPTION** (continued)

The A31102 was developed in accordance with Allegro's third-party certified ISO 26262 compliant development processes, and as such is ideal for safety-critical applications like EPS torque sensing. The A31102 dual die option (DD) was designed to meet ASIL D requirements and the A31102 single die option was design to meet ASIL B requirements, when integrated and used in conjunction with the appropriate system-level control, in the manner prescribed in the A31102 Safety Manuals. Contact your local Allegro sales representative for more detailed functional safety-related documentation, like the Safety Manual.

The A31102 contains two proprietary SENT protocols in addition to SAEJ2716—SSENT and ASENT. Both protocols enable the user to attach up to four devices on one SENT line to reduce system costs. SSENT allows sequential access to the sensors connected to the same line. SSENT provides a very low overhead method to maximize

the sensor bandwidth on this single SENT line, minimizing impact on system performance. ASENT allows direct addressable access to all the sensors on the common SENT line. Both protocols allow individual sensors on the same line to enter diagnostic mode while the other sensors continue to respond to queries, allowing for the highest diagnostic coverage while maintaining 100% availability of the sensor solution.

The A31102 is available in a surface-mount, lead (Pb) free 14-pin TSSOP package (LU suffix), with 100% matte-tin leadframe plating.

The A31102 complies with the requirements of EU Directive 2002/95/EC (RoHS) and 2011/65/EU (RoHS II), amended by 2015/863/EU, on the Restriction of the use of certain Hazardous Substances in electrical and electronic equipment.







# Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

#### **SELECTION GUIDE**

| Part Number              | Input Field Range (G) | Dual Die | Package       | Packing <sup>[1]</sup>        |
|--------------------------|-----------------------|----------|---------------|-------------------------------|
| A31102LLUBTR-DD750       | ±750                  | Yes      | 14-pin TSSOP  | 4000 pieces per 13-inch reel  |
| A31102LLUBTR-DDLN500 [2] | ±500                  | res      | 14-piii 1330P | 4000 pieces per 13-incri reer |
| A31102LLUATR-750         | ±750                  |          |               |                               |
| A31102LLUATR-LN500 [2]   | ±500                  | No       | 14-pin TSSOP  | 4000 pieces per 13-inch reel  |

 $<sup>^{[1]}</sup>$  Contact Allegro  $^{\mathsf{TM}}$  for additional packing options.

#### **Table of Contents**

| Features and Benefits                  | 1   | Filter Block                       | . 17 |
|----------------------------------------|-----|------------------------------------|------|
| Description                            | 1   | Compensation Block                 | . 17 |
| Package                                | 1   | Linearization                      | . 19 |
| Functional Block Diagram               | 1   | Post-Linearization Trim            | . 22 |
| Selection Guide                        |     | Clamp                              | . 22 |
| Specifications                         | 4   | Linear Output Protocols            | . 23 |
| Absolute Maximum Ratings               | . 4 | SENT Output Modes                  | . 24 |
| Thermal Characteristics                | . 4 | Message Structure                  |      |
| Pinout Diagram and Terminal List Table | . 4 | Optional Short Serial Message      |      |
| Operating Characteristics              |     | Data Nibble Format                 |      |
| Noise Characteristics                  |     | Checksum (CRC) Nibble              | . 28 |
| Magnetic Characteristics               | 9   | Output Driver Fall Time Selection  |      |
| Accuracy Characteristics               | . 9 | SAEJ2716 SENT and TSENT            | . 30 |
| Programmable Characteristics           | 10  | SSENT Addressing Protocol          | . 32 |
| Application Information                | 13  | SSENT Function Pulses              | . 34 |
| ASIL Diagnostic Conditions             | 13  | ASENT Addressing Protocol          | . 35 |
| Diagnostic Modes                       | 13  | ASENT Functional Pulses            | . 36 |
| Diagnostic Configuration               | 13  | Serial Communication               | . 36 |
| Analog Signal Path                     | 13  | Programming Information            | . 37 |
| Signal Out of Range                    | 13  | Serial Interface Message Structure | . 42 |
| Undervoltage Detection and Reset       | 14  | CRC                                | . 43 |
| Overvoltage Detection                  | 14  | Customer/Factory Access Modes      | . 43 |
| Temperature Out of Range               | 14  | Customer Memory Lock               | . 43 |
| Broken Ground Detection                | 14  | EEPROM Margin Checking             | . 43 |
| EEPROM Diagnostics                     | 14  | EEPROM Memory Map (nonvolatile)    | . 44 |
| Chopper Stabilization Technique        |     | Programmable Parameter Reference   |      |
| Signal Path                            | 17  | Package Outline Drawings           | . 54 |



<sup>[2]</sup> Recommend use of Allegro LDOs and other DC/DC regulators for highly accurate supply voltage. See Allegro's Sensor Bias Solutions page at: https://www.allegromicro.com/en/insights-and-innovations/technical-documents/Sensor-Bias-Solutions.

#### **SPECIFICATIONS**

#### **ABSOLUTE MAXIMUM RATINGS**

| Characteristic                | Symbol                   | Notes                                                                 | Rating     | Unit |
|-------------------------------|--------------------------|-----------------------------------------------------------------------|------------|------|
| Forward Supply Voltage        | V <sub>cc</sub>          |                                                                       | 20         | V    |
| Reverse Supply Voltage        | V <sub>RCC</sub>         |                                                                       | -16        | V    |
| Forward Supply Current        | I <sub>cc</sub>          |                                                                       | 30         | mA   |
| Reverse Supply Current        | I <sub>RCC</sub>         |                                                                       | -30        | mA   |
| Forward Output Voltage        | V <sub>OUT</sub>         |                                                                       | 20         | V    |
| Reverse Output Voltage        | V <sub>ROUT</sub>        |                                                                       | -0.7       | V    |
| Output Short-Circuit Current  | I <sub>OUTSC(SINK)</sub> | V <sub>CC</sub> to V <sub>OUT</sub> , 4.5 V < V <sub>CC</sub> < 5.5 V | -20        | mA   |
| Operating Ambient Temperature | T <sub>A</sub>           | L temperature range                                                   | -40 to 150 | °C   |
| Maximum Junction Temperature  | T <sub>J</sub> (max)     |                                                                       | 165        | °C   |
| Storage Temperature           | T <sub>stg</sub>         |                                                                       | -65 to 165 | °C   |

#### THERMAL CHARACTERISTICS

| Characteristic             | Symbol          | Test Conditions*                                | Value | Unit |
|----------------------------|-----------------|-------------------------------------------------|-------|------|
| Package Thermal Resistance | $R_{\theta JA}$ | On 4-layer PCB based on JEDEC standard JESD51-7 | 174   | °C/W |

<sup>\*</sup>Additional thermal information available on the Allegro website.



#### PINOUT DIAGRAM AND TERMINAL LIST TABLE



Package LUB-DD, 14-Pin TSSOP Pinout Diagram (Dual Die)

#### **Dual Die Terminal List Table**

| Number                  | Name  | Function                                                            |
|-------------------------|-------|---------------------------------------------------------------------|
| 1                       | OUT1  | Output signal, die 1                                                |
| 2                       | DGND2 | Ground, die 2, must be connected to pin 4                           |
| 3                       | DGND1 | Ground, die 1, must be connected to pin 5                           |
| 4                       | AGND2 | Ground, die 2, must be connected to pin 2                           |
| 5                       | AGND1 | Ground, die 1, must be connected to pin 3                           |
| 6, 9, 10,<br>11, 12, 13 | NC    | No connection; recommend connecting to GND for best EMC performance |
| 7                       | VCC1  | Input power supply, die 1                                           |
| 8                       | VCC2  | Input power supply, die 2                                           |
| 14                      | OUT2  | Output signal, die 2                                                |



Package LUA, 14-Pin TSSOP Pinout Diagram (Single Die)

#### Single Die Terminal List Table

| Number | Name  | Function                                                            |
|--------|-------|---------------------------------------------------------------------|
| 1      | OUT1  | Output signal, die 1                                                |
| 2      | NC    | No connection; recommend connecting to GND for best EMC performance |
| 3      | DGND1 | Ground, die 1, must be connected to pin 5                           |
| 4      | NC    | No connection; recommend connecting to GND for best EMC performance |
| 5      | AGND1 | Ground, die 1, must be connected to pin 3                           |
| 6      | NC    | No connection; recommend connecting to GND for best EMC performance |
| 7      | VCC1  | Input power supply, die 1                                           |
| 8-14   | NC    | No connection; recommend connecting to GND for best EMC performance |

Allegro offers sensor bias solutions such as LDOs and regulated linear output supply voltage rails off multiple output regulators, well-suited for providing tightly regulated supply voltage to sensor ICs. For available devices, see Allegro's Sensor Bias Solutions page at: https://www.allegromicro.com/en/insights-and-innovations/technical-documents/Sensor-Bias-Solutions.



# Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

**OPERATING CHARACTERISTICS:** Valid  $T_A$  and  $V_{CC}$ , unless otherwise specified (specifications relate to one die in the package)

| Characteristics                        | Symbol                   | Test Conditions                                                       | Min. | Тур. | Max. | Unit |
|----------------------------------------|--------------------------|-----------------------------------------------------------------------|------|------|------|------|
| ELECTRICAL CHARACTERISTIC              | cs                       |                                                                       |      |      |      |      |
| O                                      | V                        | A31102LLUATR-750,<br>A31102LLUBTR-DD750                               | 4.5  | 5.0  | 5.5  | V    |
| Supply Voltage [1]                     | V <sub>CC</sub>          | A31102LLUATR-LN500,<br>A31102LLUBTR-DDLN500                           | 4.8  | 5.0  | 5.5  | V    |
|                                        |                          | A31102LLUATR-750,<br>A31102LLUBTR-DD750                               | _    | _    | 11   | mA   |
| Supply Current                         | I <sub>CC</sub>          | A31102LLUATR-LN500,<br>A31102LLUBTR-DDLN500                           | _    | -    | 12   | mA   |
| Reverse Supply Current                 | I <sub>RCC</sub>         | V <sub>CC</sub> = -16 V, T <sub>A</sub> = 25°C                        | -3   | _    | -    | mA   |
| Supply Zener Clamp Voltage             | V <sub>ZSUPPLY</sub>     | I <sub>CC</sub> = 14 mA, compensation coil off, T <sub>A</sub> = 25°C | 20   | _    | _    | V    |
| Oscillator Frequency                   | f <sub>OSC</sub>         |                                                                       | 7200 | 8000 | 8800 | kHz  |
| Lindon soltage Detection Throubold [7] | V                        | A31102LLUATR-750,<br>A31102LLUBTR-DD750                               | _    | -    | 4.5  | V    |
| Undervoltage Detection Threshold [2]   | $V_{CC(UV)}$             | A31102LLUATR-LN500,<br>A31102LLUBTR-DDLN500                           | _    | _    | 4.8  | V    |
| Dawan On Dagat Throughold              | V <sub>CC(POR)LOW</sub>  | V <sub>CC</sub> falling, see Figure 1                                 | 3.4  | _    | 3.6  | V    |
| Power-On-Reset Threshold               | V <sub>CC(POR)HIGH</sub> | V <sub>CC</sub> rising, see Figure 1                                  | 3.6  | _    | 3.8  | V    |
|                                        | V <sub>CC(OV)LOW</sub>   | V <sub>CC</sub> falling, see Figure 1                                 | 6.6  | _    | 7.4  | V    |
| Overvoltage Detection Threshold [3]    | V <sub>CC(OV)HIGH</sub>  | V <sub>CC</sub> rising, see Figure 1                                  | 6.7  | _    | 7.6  | V    |
| Lliab Valtage Threehold                | V <sub>CC(HV)LOW</sub>   | V <sub>CC</sub> falling, see Figure 1                                 | 15   | _    | -    | V    |
| High-Voltage Threshold                 | V <sub>CC(HV)HIGH</sub>  | V <sub>CC</sub> rising, see Figure 1                                  | _    | _    | 17   | V    |
| OUTPUT CHARACTERISTICS                 |                          |                                                                       |      |      |      |      |
| Output Leakage Current                 | I <sub>OUT</sub>         | Output voltage ≤ 5.5 V, output FET off                                | _    | 1.0  | 100  | μΑ   |
| Output Load Resistance                 | R <sub>L(PULLUP)</sub>   | Output current ≥ -10 mA                                               | 1.2  | _    | -    | kΩ   |
| Output Saturation Voltage              | V <sub>OUT(Sat)LOW</sub> | Output current = -4.7 mA, V <sub>CC</sub> = 5 V, output FET on        | _    | -    | 0.35 | V    |
| Output Current Limit                   | I <sub>LIMIT</sub>       | Output FET on, T <sub>A</sub> = 25°C                                  | 20   | 30   | 50   | mA   |
| Output Zener Clamp Voltage             | V <sub>ZOUT</sub>        | $T_A = 25^{\circ}C, I_{OUT} = -3 \text{ mA}$                          | 20   | _    | -    | V    |
| External Load Capacitor                | C <sub>LX</sub>          |                                                                       | -    | _    | 4.7  | nF   |
|                                        |                          | BW_SEL = 0 (8500 Hz)                                                  | _    | 0.16 | _    | ms   |
|                                        |                          | BW_SEL = 1 (6660 Hz)                                                  | _    | 0.17 | _    | ms   |
|                                        |                          | BW_SEL = 2 (3330 Hz)                                                  | _    | 0.25 | _    | ms   |
| Output Response Time <sup>[4]</sup>    | t                        | BW_SEL = 3 (1520 Hz)                                                  | _    | 0.43 | _    | ms   |
| Outhor Meshouse Illiers                | t <sub>resp</sub>        | BW_SEL = 4 (733 Hz)                                                   | _    | 0.75 | _    | ms   |
|                                        |                          | BW_SEL = 5 (360 Hz)                                                   | _    | 1.42 | _    | ms   |
|                                        |                          | BW_SEL = 6 (179 Hz)                                                   | _    | 2.75 | -    | ms   |
|                                        |                          | BW_SEL = 7 (89 Hz)                                                    | _    | 5.39 | _    | ms   |

Continued on the next page...



**OPERATING CHARACTERISTICS (continued):** Valid T<sub>A</sub> and V<sub>CC</sub>, unless otherwise specified (specifications relate to one die in the package)

| Characteristics               | Symbol             | Test Conditions                                                  | Min. | Тур. | Max. | Unit |
|-------------------------------|--------------------|------------------------------------------------------------------|------|------|------|------|
|                               |                    | BW_SEL = 0 (8500 Hz)                                             | _    | 0.61 | _    | ms   |
|                               |                    | BW_SEL = 1 (6660 Hz)                                             | _    | 0.62 | _    | ms   |
|                               |                    | BW_SEL = 2 (3330 Hz)                                             | _    | 0.7  | _    | ms   |
| Power-On Time <sup>[4]</sup>  |                    | BW_SEL = 3 (1520 Hz)                                             | _    | 0.88 | -    | ms   |
| Power-On Time (*)             | t <sub>PO</sub>    | BW_SEL = 4 (733 Hz)                                              | _    | 1.2  | -    | ms   |
|                               |                    | BW_SEL = 5 (360 Hz)                                              | _    | 1.9  | -    | ms   |
|                               |                    | BW_SEL = 6 (179 Hz)                                              | _    | 3.3  | -    | ms   |
|                               |                    | BW_SEL = 7 (89 Hz)                                               | _    | 6    | _    | ms   |
| Output, Integral Nonlinearity | INL                | OUTMSG_MODE = 0                                                  |      | ±0.5 |      | %FSO |
|                               |                    | T <sub>A</sub> = 25°C, OUTMSG_MODE = 0                           |      |      | 16   | bit  |
| Maximum Output Resolution [5] | OUT <sub>RES</sub> | T <sub>A</sub> = 25°C, OUTMSG_MODE = 1-7,<br>SENT_DATA_CFG = 0-3 |      |      | 12   | bit  |
|                               |                    | T <sub>A</sub> = 25°C, OUTMSG_MODE = 1-7,<br>SENT_DATA_CFG = 4-7 |      |      | 16   | bit  |

<sup>[1]</sup> Recommended operation between the specified limits for  $V_{CC}$ . The full operating range by design is between  $V_{CC(UV)}$  and  $V_{CC(OV)}$ .

<sup>[5]</sup> When OUTMSG\_MODE = 0, PWM output mode, the output resolution is calculated using the following formula with a maximum 16 bit, OUT<sub>RES</sub> = Log(0.96 × f<sub>osc</sub> / f<sub>PWM</sub>) / Log(2)





Figure 1: V<sub>CC</sub> Thresholds and Resultant Output States

<sup>[2]</sup> Undervoltage Detection asserts between V<sub>CC(POR)</sub> and V<sub>CC(MIN)</sub>. The Undervoltage flag indicates when the supply voltage is below operating specification and may result in degraded output accuracy.

<sup>[3]</sup> Overvoltage Detection asserts between V<sub>CC(MAX)</sub> and V<sub>CC(OV)MAX</sub>. The Overvoltage flag indicates when the supply voltage is above operating specification and may result in degraded output accuracy.

<sup>[4]</sup> Defined as time before magnetic data is 90% of the settled value.

### **A31102LLUATR-750, A31102LLUBTR-DD750 NOISE CHARACTERISTICS:** Valid at $T_A$ and $V_{CC}$ , unless otherwise specified (specifications relate to one die in the package)

| Characteristics          | Symbol                | Test Conditions                                                                 | Min. | Тур. | Max. | Unit |
|--------------------------|-----------------------|---------------------------------------------------------------------------------|------|------|------|------|
|                          |                       | BW_SEL = 0 (8500 Hz), T <sub>A</sub> = 25°C<br>-500 G < B <sub>IN</sub> < 500 G | -    | 1.19 | -    | G    |
|                          |                       | BW_SEL = 1 (6660 Hz), T <sub>A</sub> = 25°C<br>-500 G < B <sub>IN</sub> < 500 G | _    | 1.05 | -    | G    |
|                          |                       | BW_SEL = 2 (3330 Hz), T <sub>A</sub> = 25°C<br>-500 G < B <sub>IN</sub> < 500 G | _    | 0.75 | -    | G    |
|                          | B <sub>OUTN(PK)</sub> | BW_SEL = 3 (1520 Hz), T <sub>A</sub> = 25°C<br>-500 G < B <sub>IN</sub> < 500 G | _    | 0.5  | -    | G    |
| Noise (Peak-to-Peak) [1] |                       | BW_SEL = 4 (733 Hz), T <sub>A</sub> = 25°C<br>-500 G < B <sub>IN</sub> < 500 G  | _    | 0.35 | -    | G    |
|                          |                       | BW_SEL = 5 (360 Hz), T <sub>A</sub> = 25°C<br>-500 G < B <sub>IN</sub> < 500 G  | _    | 0.25 | _    | G    |
|                          |                       | BW_SEL = 6 (179 Hz), T <sub>A</sub> = 25°C<br>-500 G < B <sub>IN</sub> < 500 G  | _    | 0.17 | _    | G    |
|                          |                       | BW_SEL = 7 (89 Hz), T <sub>A</sub> = 25°C<br>-500 G < B <sub>IN</sub> < 500 G   | _    | 0.13 | _    | G    |

<sup>[1]</sup> Noise (Peak-to-Peak) calculated as 6 sigma (6 standard deviations) from characterization of a small sample of devices with a 0.01  $\mu$ F bypass capacitor. Measurements were made at Sensitivity  $\approx$  SENS<sub>INIT</sub>. Conversion of noise from gauss to LSB can be done by: Noise (G)  $\times$  Sensitivity (LSB/G) = Noise (LSB).

### **A31102LLUATR-LN500, A31102LLUBTR-DDLN500 NOISE CHARACTERISTICS:** Valid at T<sub>A</sub> and V<sub>CC</sub>, unless otherwise specified (specifications relate to one die in the package)

| Characteristics          | Symbol                | Test Conditions                                                                 | Min. | Тур. | Max. | Unit |
|--------------------------|-----------------------|---------------------------------------------------------------------------------|------|------|------|------|
|                          |                       | BW_SEL = 0 (8500 Hz), T <sub>A</sub> = 25°C<br>-500 G < B <sub>IN</sub> < 500 G | _    | 1.05 | -    | G    |
|                          |                       | BW_SEL = 1 (6660 Hz), T <sub>A</sub> = 25°C<br>-500 G < B <sub>IN</sub> < 500 G | _    | 0.92 | -    | G    |
|                          | B <sub>OUTN(PK)</sub> | BW_SEL = 2 (3330 Hz), T <sub>A</sub> = 25°C<br>-500 G < B <sub>IN</sub> < 500 G | _    | 0.66 | -    | G    |
|                          |                       | BW_SEL = 3 (1520 Hz), T <sub>A</sub> = 25°C<br>-500 G < B <sub>IN</sub> < 500 G | _    | 0.44 | -    | G    |
| Noise (Peak-to-Peak) [1] |                       | BW_SEL = 4 (733 Hz), T <sub>A</sub> = 25°C<br>-500 G < B <sub>IN</sub> < 500 G  | -    | 0.31 | -    | G    |
|                          |                       | BW_SEL = 5 (360 Hz), T <sub>A</sub> = 25°C<br>-500 G < B <sub>IN</sub> < 500 G  | -    | 0.22 | _    | G    |
|                          |                       | BW_SEL = 6 (179 Hz), T <sub>A</sub> = 25°C<br>-500 G < B <sub>IN</sub> < 500 G  | _    | 0.15 | _    | G    |
|                          |                       | BW_SEL = 7 (89 Hz), T <sub>A</sub> = 25°C<br>-500 G < B <sub>IN</sub> < 500 G   | _    | 0.12 | _    | G    |

<sup>[1]</sup> Noise (Peak-to-Peak) calculated as 6 sigma (6 standard deviations) from characterization of a small sample of devices with a 0.01 μF bypass capacitor. Measurements were made at Sensitivity ≈ SENS<sub>INIT</sub>. Conversion of noise from gauss to LSB can be done by: Noise (G) × Sensitivity (LSB/G) = Noise (LSB).



## Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

#### MAGNETIC CHARACTERISTICS: Valid at $T_A$ = 25°C and $V_{CC}$ = 5 V, unless otherwise specified

| Characteristics               | Symbol                    | Test Conditions                             | Min.        | Тур.   | Max. | Unit [1][2] |
|-------------------------------|---------------------------|---------------------------------------------|-------------|--------|------|-------------|
| Input Field Denge             | _                         | A31102LLUATR-750,<br>A31102LLUBTR-DD750     | <b>-750</b> | -      | 750  | G           |
| Input Field Range             | B <sub>IN</sub>           | A31102LLUATR-LN500,<br>A31102LLUBTR-DDLN500 | -500        | _      | 500  | G           |
|                               | CENIC                     | A31102LLUATR-750,<br>A31102LLUBTR-DD750     | _           | 0.0667 | -    | %FSO/G      |
| Initial Sensitivity           | SENS <sub>INIT</sub>      | A31102LLUATR-LN500,<br>A31102LLUBTR-DDLN500 | _           | 0.1    | _    | %FSO/G      |
| Initial Quiescent Output      | QO <sub>INIT</sub>        |                                             | _           | 50     | _    | %FSO        |
|                               | OUT <sub>CLP(L)INIT</sub> | CLAMP_LOW = 0, OUTMSG_MODE > 0              | _           | 0      | -    | LSB         |
| In third Control Clause       |                           | CLAMP_LOW = 0, OUTMSG_MODE = 0              | _           | 2      | -    | %D          |
| Initial Output Clamp          | OUT                       | CLAMP_HIGH = 0, OUTMSG_MODE > 0             | -           | 65535  | -    | LSB         |
|                               | OUT <sub>CLP(H)INIT</sub> | CLAMP_HIGH = 0, OUTMSG_MODE = 0             | -           | 98     | -    | %D          |
| Initial Sensitivity Drift [3] | ΔSENS <sub>INIT</sub>     | -40°C ≤ T <sub>A</sub> ≤ 150°C              | _           | ±0.01  | _    | %/°C        |
| Initial QVO Drift [3]         | ΔQVO <sub>INIT</sub>      | -40°C ≤ T <sub>A</sub> ≤ 150°C              | _           | ±1.5   | _    | G           |

<sup>[1] 1</sup> G (gauss) = 0.1 mT (millitesla).

### $\textbf{ACCURACY CHARACTERISTICS:} \ \text{Valid at T}_{A} \ \text{and V}_{CC}, \ \text{unless otherwise specified}$

| Characteristics                     | Symbol                | Test Conditions                                                                                                         | Min. | Тур.  | Max. | Unit [1] |
|-------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------|------|-------|------|----------|
| Sensitivity Drift Over Temperature  | ΔSENS                 | 25°C < T <sub>A</sub> ≤ 150°C                                                                                           | -1.5 | _     | 1.5  | %        |
| Sensitivity Drift Over Temperature  | ΔΟΕΙΝΟ                | -40°C ≤ T <sub>A</sub> < 25°C                                                                                           | -3   | _     | 3    | %        |
| Lifetime Sensitivity Drift          | ΔSENS <sub>LIFE</sub> | Variation on final programmed Sensitivity value; measured at T <sub>A</sub> = 25°C after AEC-Q100 grade 0 qualification | -2.2 | -     | 2.2  | %        |
| Package Hysteresis                  | ΔSENS <sub>PKG</sub>  | Variation on final programmed Sensitivity value; measured at T <sub>A</sub> = 25°C after temperature cycling from 25°C  | -    | <±0.5 | -    | %        |
| Lifetime Quiescent Output Drift [2] | ΔQVO                  |                                                                                                                         | -1   | _     | 1    | G        |
| PWM Frequency Drift <sup>[3]</sup>  | $\Delta f_{PWM}$      |                                                                                                                         | -10  | _     | 10   | %        |

<sup>[1] 1</sup> G (gauss) = 0.1 mT (millitesla).



<sup>[2]</sup> FSO means Full Scale Output.

<sup>[3]</sup> Does not include drift over lifetime.

<sup>[2]</sup> Quiescent Output Drift scales with Sensitivity.

<sup>[3]</sup> PWM Carrier Frequency Drift is % of the programming target. See programmable parameter reference for PWM carrier frequency programming options.

# Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

### **PROGRAMMABLE CHARACTERISTICS**: Valid at $T_A = 25$ °C and $V_{CC} = 5$ V, unless otherwise specified

| Characteristics                                          | Symbol                             | Test Conditions                 | Min.    | Тур. | Max.   | Unit [1] |
|----------------------------------------------------------|------------------------------------|---------------------------------|---------|------|--------|----------|
| SENSITIVITY                                              |                                    |                                 |         |      | '      | ,        |
| Bits Customer Sensitivity Trim, Coarse                   | Bit<br>(SENS <sub>COARSE</sub> )   |                                 | _       | 3    | _      | bits     |
| Customer Sensitivity Coarse<br>Trim Range <sup>[2]</sup> | SENS <sub>COARSE</sub>             |                                 | 1       | _    | 32     | -        |
| Bits Sensitivity Trim, Fine                              | Bit<br>(SENS <sub>C</sub> )        |                                 | -       | 11   | _      | bits     |
| Sensitivity Fine Trim Range <sup>[3]</sup>               | SENS <sub>C</sub>                  |                                 | 0.5     | _    | 1.5    | _        |
| OFFSET (QUIESCENT OUTPUT)                                |                                    |                                 |         |      |        |          |
| Bits Quiescent Output Trim, Fine                         | Bit<br>(QO <sub>C</sub> )          |                                 | -       | 18   | _      | bits     |
| Quiescent Output Fine Trim Range                         | QO <sub>C</sub>                    |                                 | -262144 | _    | 262142 | LSB      |
| CLAMPS (HIGH AND LOW OUTPUT C                            | LAMPS)                             |                                 |         |      |        |          |
| Bits Output Low Clamp                                    | Bit<br>(OUT <sub>CLP(LOW)</sub> )  |                                 | -       | 12   | _      | bits     |
| Output Low Clamp Range                                   | OUT <sub>CLP(LOW)</sub>            |                                 | 0       | _    | 65520  | LSB      |
| Bits Output High Clamp                                   | Bit<br>(OUT <sub>CLP(HIGH)</sub> ) |                                 | -       | 12   | _      | bits     |
| Output High Clamp Range                                  | OUT <sub>CLP(HIGH)</sub>           |                                 | 16      | _    | 65535  | LSB      |
| TEMPERATURE COMPENSATION                                 |                                    |                                 |         |      |        |          |
| Bits 1st Order Sensitivity Temperature Compensation      | Bit<br>(SENS <sub>CTC1</sub> )     | SENSTC1_HOT_C,<br>SENSTC1_CLD_C | -       | 11   | _      | bits     |
| 1st Order Sensitivity                                    | OENO                               | 25°C < T <sub>A</sub> ≤ 150°C   | -0.391  | _    | 0.391  | %/°C     |
| Temperature Compensation Range                           | SENS <sub>CTC1</sub>               | –40°C ≤ T <sub>A</sub> < 25°C   | -0.781  | _    | 0.781  | %/°C     |
| Bits 2nd Order Sensitivity Temperature Compensation      | Bit<br>(SENS <sub>CTC2</sub> )     | SENSTC2_HOT_C,<br>SENSTC2_CLD_C | -       | 10   | _      | bits     |
| 2nd Order Sensitivity                                    |                                    | 25°C < T <sub>A</sub> ≤ 150°C   | -1.5    | _    | 1.5    | m% / °C2 |
| Temperature Compensation Range                           | SENS <sub>CTC2</sub>               | –40°C ≤ T <sub>A</sub> < 25°C   | -6      | -    | 6      | m% / °C2 |
| Bits 1st Order Offset<br>Temperature Compensation        | Bit<br>(QO <sub>CTC1</sub> )       | QOTC_HOT_C, QOTC_CLD_C          | -       | 12   | _      | bits     |
| 1st Order Offset                                         | 00                                 | 25°C < T <sub>A</sub> ≤ 150°C   | -128    | _    | 127.9  | LSB / °C |
| Temperature Compensation Range                           | QO <sub>CTC1</sub>                 | –40°C ≤ T <sub>A</sub> < 25°C   | -256    | _    | 255.9  | LSB / °C |

Continued on the next page...



## Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

#### PROGRAMMABLE CHARACTERISTICS (continued): Valid at T<sub>A</sub> = 25°C and V<sub>CC</sub> = 5 V, unless otherwise specified

| Characteristics                           | Symbol                          | Test Conditions | Min.   | Тур. | Max.  | Unit [1]    |
|-------------------------------------------|---------------------------------|-----------------|--------|------|-------|-------------|
| LINEARIZATION                             |                                 |                 | `      | `    |       |             |
| Linearization Positions                   | _                               |                 | _      | 17   | _     | data points |
| Bits Linearization Coefficients           | Bits<br>(LIN <sub>COEF</sub> )  |                 | _      | 13   | _     | bits        |
| Bits Post Linearization Sensitivity Trim  | Bits<br>(PLIN <sub>SENS</sub> ) |                 | _      | 13   | _     | bits        |
| Post Linearization Sensitivity Trim Range | PLIN <sub>SENS</sub><br>(Range) |                 | -1     | _    | 1     | _           |
| Bits Post Linearization Offset Trim       | Bits<br>(PLIN <sub>QDC</sub> )  |                 | _      | 12   | _     | bits        |
| Post Linearization Offset Trim Range      | PLIN <sub>QDC</sub><br>(Range)  |                 | -32768 | _    | 32752 | LSB         |
| Bit Output Polarity                       | Bits<br>(POL <sub>OUT</sub> )   |                 | _      | 1    | _     | bit         |
| Bit Linearization Input Polarity          | Bits<br>(POL <sub>IN</sub> )    |                 | _      | 1    | _     | bit         |

<sup>[1] 1</sup> G (gauss) = 0.1 mT (millitesla).



<sup>[2]</sup> Sensitivity Coarse Trim is a multiplier to the initial Sensitivity with step sizes defined by the sensm parameter. Refer to the Programmable Parameter Reference section for more information.

<sup>[3]</sup> Sensitivity Fine Trim is a multiplier applied to the initial Sensitivity after the Sensitivity Coarse Trim with step sizes defined by the SENS\_C parameter. Refer to the Programmable Parameter Reference section for more information.



**Figure 2: Dual Die Typical Application Circuit** 

Typical  $C_{BYPASS1}$  = 1 nF and  $C_{BYPASS2}$  = 10 nF. For recommendations on  $C_{OUT}$  and EMC, contact Allegro MicroSystems.



Figure 3: Single Die Typical Application Circuit

Typical  $C_{BYPASS1}$  = 1 nF and  $C_{BYPASS2}$  = 10 nF. For recommendations on  $C_{OUT}$  and EMC, contact Allegro MicroSystems.



#### **APPLICATION INFORMATION**

### ASIL Diagnostic Conditions DIAGNOSTIC MODES

Each die in the A31102 contains features specifically designed to reduce nondetectable fault conditions and improve system-level ASIL (Automotive Safety Integrity Level) performance. The diagnostic features provide the ability to diagnose errors of the main signal path, including the analog signal path, the ADC, and the digital processing. The A31102 also contains features to diagnose broken wire or open circuit conditions. Descriptions of the broken wire fault conditions are listed in Table 1 (Broken Wire Detection Conditions).

#### **DIAGNOSTIC CONFIGURATION**

Each die in the A31102 contains EEPROM parameters to configure the diagnostic modes and output behavior. The EEPROM register, CFG\_C, contains configurable parameters to enable or disable the Overvoltage Detection, Undervoltage Detection, Signal Out of Range, Signal Path Monitor, and Temperature Out of Range. In addition, the output behavior in response to the error conditions is configurable. By default, the device outputs a diagnostic error signal that is decoded by either the PWM or SENT message. Alternatively, the output behavior in response to the error conditions can be set to a high-impedance state.



Figure 4: Diagnostic Application Circuit

#### **ANALOG SIGNAL PATH**

Each die in the A31102 contains features to monitor portions of the analog signal path. When enabled, the Signal Path monitor circuitry injects a reference signal at the output of the Hall element. The reference signal is processed through the front-end amplification circuits and the ADC. If the processed reference signal drifts beyond an internal threshold, an error is detected and the output responds according to the settings in the EEPROM register, CFG C, and Table 2 (Diagnostic Summary Table). The Signal Path monitor reference signal is time-shared with the magnetic signal. The sample ratio is adjustable using the parameter SPDIAG RATE. The Signal Path monitor also contains additional diagnostic circuitry to check portions of the digital signal processing. The analog and digital Signal Path monitor diagnostics are configurable to enable or disable independently. The recommended default configuration enables the digital checking and disables the analog reference signal.

#### SIGNAL OUT OF RANGE

Included in each of the A31102 die is a diagnostic feature, Signal Out of Range, to detect erroneous clamping of digital signal path as a result of external magnetic input signals. This feature also checks that the magnetic input does not exceed internal ADC range. The output responds to a Signal Out of Range diagnostic according to the settings in the EEPROM register, CFG\_C, and Table 2 (Diagnostic Summary Table).

| Table 1: | Broken | Wire | Detection | Conditions |
|----------|--------|------|-----------|------------|
|----------|--------|------|-----------|------------|

| Description       | Circuit      | <b>S</b> 1         | S2     | S2 S3  |                | VOC             |
|-------------------|--------------|--------------------|--------|--------|----------------|-----------------|
| Broken VCC        |              | OPEN CLOSED CLOSED |        | CLOSED | High Impedance | $V_{CC}$        |
| Broken VOUT       | See Figure 4 | CLOSED             | OPEN   | CLOSED | Operating      | V <sub>cc</sub> |
| Broken Ground [1] |              | CLOSED             | CLOSED | OPEN   | High Impedance | V <sub>CC</sub> |

<sup>[1]</sup> See Broken Ground Detection section for more information.



### Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

#### UNDERVOLTAGE DETECTION AND RESET

Each A31102 die contains circuitry to detect a condition when the supply voltage, V<sub>CC</sub>, drops below the required operating value. The Undervoltage Detection, UVD, monitors internal circuitry to determine if the supply voltage is sufficient for the die to operate within specification. An Undervoltage Detection error may occur when the supply voltage is within a region between the internal reset level,  $V_{\mbox{\footnotesize{POR}}},$  and the minimum operating voltage,  $V_{\mbox{\footnotesize{CC(min)}}}.$  As an example, initially V<sub>CC</sub> and V<sub>OUT</sub> are within the normal operating range. If V<sub>CC</sub> drops to a level within the UVD range and an UVD error is detected, V<sub>OUT</sub> is forced to a state defined by the EEPROM register, CFG\_C. When V<sub>CC</sub> increases to a sufficient level, the UVD error clears and V<sub>OUT</sub> returns to its normal operating state. If  $V_{CC}$  drops below the internal reset level,  $V_{POR(LOW)}\!,$  the output is forced to a high-impedance state. When V<sub>CC</sub> returns above the rising reset level, V<sub>POR(HIGH)</sub>, the output responds according the UVD status. The output will not respond with normal data until a delay of t<sub>PO</sub> after a reset event.

The parameter, POR\_DIAG\_MODE, configures the output response after a UVD event when the supply voltage returns to normal operating conditions. If POR\_DIAG\_MODE is set to a value of zero, the output is active immediately and settles after the response time, t<sub>resp</sub>. If POR\_DIAG\_MODE is set to a value of 1, the UVD error condition is held for approximately 8 ms before it is cleared to allow time for the signal path to settle.

#### **OVERVOLTAGE DETECTION**

The A31102 contains circuitry to detect a condition when the supply voltage rises above the specified limit. Hysteresis is designed into the circuit to prevent chattering around the threshold. This hysteresis is defined by  $V_{\rm CC(OV)HIGH}-V_{\rm CC(OV)LOW}.$  As an example, initially  $V_{\rm CC}$  and  $V_{\rm OUT}$  are within the normal operating range. If  $V_{\rm CC}$  rises above  $V_{\rm CC(OV)HIGH}, V_{\rm OUT}$  is forced to a state defined by the EEPROM register, cfg\_c. When  $V_{\rm CC}$  returns below  $V_{\rm CC(OV)}$ 

 $_{\rm LOW}$ ,  $V_{\rm OUT}$  returns to its normal operating state. The overvoltage detection is only enabled when the EEPROM lock bit is set. If the EEPROM lock bit is not set, and  $V_{\rm CC}$  increases above  $V_{\rm CC(OV)HIGH}$ , the device will enter programming mode and the output is forced to a high-impedance state. If  $V_{\rm CC}$  rises above the high-voltage threshold,  $V_{\rm CC(HV)HIGH}$ , the output is forced to a high-impedance state.

#### **TEMPERATURE OUT OF RANGE**

The A31102 contains circuitry to detect a condition when the ambient temperature exceeds the operating region. When the temperature sensor output is greater than 160°C or less than –55°C, the output responds according to the settings in the EEPROM register, CFG C, and Table 2 (Diagnostic Summary Table).

#### **BROKEN GROUND DETECTION**

The A31102 contains circuitry to detect a condition when the ground connection is disconnected. The Analog Ground pin, AGND, and Digital Ground pin, DGND, for a single die, are connected internally. When the connections to both AGND and DGND are severed, the digital output driver turns off, forcing the output to a high-impedance state. See Table 1 (Broken Wire Detection Conditions) for more information.

#### **EEPROM DIAGNOSTICS**

The A31102 contains EEPROM with error checking and correction, ECC. The ECC corrects for a single EEPROM bit error without affecting device performance. The ECC also detects a dual bit EEPROM error, triggers an internal fault signal, and forces the output to a high-impedance state. Upon a read of EEPROM with no errors, bits 0 through 25 will return the requested EEPROM contents and bits 26 through 31, the six MSBs of the EEPROM register, will return as all zeros. When a corrected single bit error is detected, bit 28 of the read response data bits will return high, indicating the single bit error. When a dual bit error is detected, a read of EEPROM will have bit 29 of the data bits set high, indicating the dual bit error.



# Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

**Table 2: Diagnostic Summary Table** 

| Diagnostic<br>Detection                 | Conditions                                                                                                    | V <sub>OUT</sub> (PWM)<br>DIAG_MODE = 0 |                                   |                 | diag_reg_c<br>(binary,<br>MSB – LSB) | SENT Data<br>(binary,<br>DIAG[7:4]<br>DIAG[3:0]) |  |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------|-----------------|--------------------------------------|--------------------------------------------------|--|
| Overvoltage<br>Condition <sup>[1]</sup> | Overvoltage detection is enabled,<br>device lock is set, OVD_DIS = 0,<br>MEM_LOCK = 6 or 12.                  | ½ carrier frequency<br>40.4% DC         | See SENT, SCN<br>nibble bit 1 = 1 | High impedance  | XXX1 XXXX                            | XXX1 XXXX                                        |  |
| Undervoltage<br>Condition               | Undervoltage detection is enabled, INTREF_DIS = 0.                                                            | ½ carrier frequency<br>11.6% DC         | See SENT, SCN<br>nibble bit 1 = 1 | High impedance  | XXXX 1XXX                            | XXXX 1XXX                                        |  |
| Signal Path Monitor                     | Signal Path monitor is enabled, SPERR_<br>CFG = 0,1, or 2. (SPERR_CFG = 2<br>recommended.)                    | ½ carrier frequency<br>30.8% DC         | See SENT, SCN<br>nibble bit 0 = 1 | High impedance  | XXXX X1XX                            | XXXX X1XX                                        |  |
| Temperature                             | Temperature error detection is enabled, TMP_DIS = 0, overtemperature error                                    | ½ carrier frequency 50% DC              | See SENT, SCN                     | High impedance  | XX1X XXXX                            | XX1X XXXX                                        |  |
| Condition                               | Temperature error detection is enabled, TMP_DIS = 0, low temperature error                                    | ½ carrier frequency 59.6% DC            | nibble bit 1 = 1                  | nigir impedance | ********                             | XX1X XXXX                                        |  |
| Signal Out of Range,<br>Low             | Signal Out of Range detection is enabled, and diagnostic output is set for advanced output flag, OOR_DIS = 0. | ½ carrier frequency<br>69.2% DC         | See SENT, SCN<br>nibble bit 1 = 1 | High impedance  | X1XX XXXX                            | X1XX XXXX                                        |  |
| Signal Out of Range,<br>High            | Signal Out of Range detection is enabled, and diagnostic output is set for advanced output flag, OOR_DIS = 0. | ½ carrier frequency<br>78.8% DC         | See SENT, SCN<br>nibble bit 1 = 1 | High impedance  | 1XXX XXXX                            | 1XXX XXXX                                        |  |
| EEPROM Fault (2-bit error detection)    |                                                                                                               | High impedance                          | High impedance                    | High impedance  | XXXX XXX1                            | High impedance                                   |  |

<sup>[1]</sup> An Overvoltage Condition will cause the device to enter Programming Mode which will result in the output being in a high-impedance state when mem\_lock is not set to a value of 12.



#### **Chopper Stabilization Technique**

When using Hall-effect technology, a limiting factor for switch point accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges.

Chopper stabilization is a unique approach used to minimize Hall offset on the chip. The technique, namely Dynamic Quadrature Offset Cancellation, removes key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic field-induced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for

the offset, causing the magnetic field-induced signal to recover its original spectrum at base band, while the DC offset becomes a high-frequency signal. The magnetic-sourced signal then can pass through a low-pass filter, while the modulated DC offset is suppressed. The chopper stabilization technique uses a 64 kHz high frequency clock. For demodulation process, a sample-andhold technique is used, where the sampling is performed at twice the chopper frequency. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with high-density logic integration and sampleand-hold circuits.



Figure 5: Model of Chopper Stabilization Technique



#### Signal Path

Each die in the A31102 contains a Hall-effect transducer that produces a signal proportional to the magnetic flux density perpendicular to the face of the package, referred as the applied magnetic flux density. The output of the Hall transducer is then amplified and digitized. The resulting signal is a signed digital value that can be scaled, offset, and compensated to achieve a desired output. The advanced digital parameters allow for a large range of input signals to be adjusted for the application. This results in the A31102 being highly flexible and accurate for applications with challenging sensing requirements. The following sections give an overview of digital signal path blocks and the corresponding transfer functions.

#### **FILTER BLOCK**

Each die in the A31102 contains a configurable low-pass IIR filter. The filter response is adjustable using the EEPROM parameter BW SEL. The filter incorporates an additional adaptive control feature. When enabled, the adaptive control adjusts the bandwidth based on the input signal. This allows the filter to potentially perform with faster response and lower steady-state noise performance. The adaptive control is tuned using EEPROM parameters. The parameter BW SEL MIN sets the maximum bandwidth (minimum code), parameter BW SEL sets the minimum bandwidth (maximum code), and FILT ADA GAIN sets the sensitivity of the adaptive bandwidth adjustment. Higher values of FILT ADA GAIN result in faster response times but are less effective in reducing noise. Lower values for FILT ADA GAIN result in slower response times but are more effective in reducing noise. Setting FILT ADA GAIN to a value of zero disables the adaptive control and the filter responds as a typical low pass IIR with the 3 dB frequency set by BW SEL.

#### **COMPENSATION BLOCK**

The compensation block contains adjustments to the Sensitivity and Offset. This includes compensation for input signal changes over the operating temperature range. First, the Sensitivity Trim Block multiplies the signal by a temperature-dependent gain (or attenuation) factor. The correction is segmented into two regions: hot and cold, where hot indicates ambient temperatures greater or equal to 25°C, and cold indicates ambient temperatures lesser or equal to 25°C. Each segmented region also contains 1st and 2nd order Sensitivity temperature compensation.

Note: The hot Sensitivity temperature compensation is independent of the cold region.

Equation 1 and Equation 2 show the transfer function of the Sensitivity Trim Block.

Included in the transfer functions shown in Equation 1 and Equation 2 is the conversion from the applied magnetic input to a digital value,  $B_{\rm IN} \times SENS_{\rm INIT}$ .

The output of the Sensitivity Trim Block, Y<sub>1</sub>, is a 16-bit signed integer.

The Offset Trim Block adds a temperature-dependent factor to the input signal. The offset factor is segmented into two regions: hot and cold, as defined in the Sensitivity Trim Block. Each segment contains 1st order Offset temperature compensation. Equation 3 and Equation 4 show the transfer functions of the Offset Trim Block. The output, Y<sub>2</sub>, is a 16-bit signed integer and is the value passed out of the Compensation Block.



Figure 6: Compensation Block

Equation 1, Output from the sensitivity trim block.  $T_{\Delta} \ge 25^{\circ}$ C.

$$\begin{split} Y_I &= B_{IN} \times SENS_{INIT} \times POL_C \times SENS_{MC} \times SENS_C \times \\ & [1 + (SENS_{TC2\_HOT\_C} / 1000 \times \Delta T_A + SENS_{TC1\_HOT\_C}) \\ & \times \Delta T_A / 100] \end{split}$$

Equation 2, Output from the sensitivity trim block.  $T_A \le 25$ °C.

$$\begin{split} Y_I &= B_{IN} \times SENS_{INIT} \times POL_C \times SENS_{M\_C} \times SENS_C \times \\ & [1 + (SENS_{TC2\_CLD\_C} / 1000 \times \Delta T_A + SENS_{TC1\_CLD\_C}) \\ & \times \Delta T_A / 100] \end{split}$$

Equation 3, Output from the offset trim block.  $T_A \ge 25$ °C.

$$Y_2 = Y_1 + QO_C + QO_{TC\ HOT\ C} \times \Delta T_A$$

Equation 4, Output from the offset trim block.  $T_{\Delta} \le 25^{\circ}$ C.

$$Y_2 = Y_1 + QO_C + QO_{TC CLD C} \times \Delta T_A$$



# Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

**Table 3: Compensation Block Parameters** 

| Variable                  | Description                                                                                                                              | Programmable Parameter<br>(Memory Location)    | Units  |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------|
| POL <sub>C</sub>          | Determines the sensitivity polarity. The default polarity is increasing with output with increasing applied south magnetic flux density. | POL_C (Register SENS_TRIM_C 0x3 [15])          | NA     |
| $SENS_{M\_C}$             | Coarse Sensitivity multiplier                                                                                                            | SENSM_C (Register SENS_TRIM_C 0x3 [14:12])     | NA     |
| SENS <sub>C</sub>         | Fine Sensitivity multiplier                                                                                                              | SENS_C (Register SENS_TRIM_C 0x3 [10:0])       | NA     |
| SENS <sub>TC2_HOT_C</sub> | 2 <sup>nd</sup> order Sensitivity temperature compensation for T <sub>A</sub> ≥ 25°C                                                     | SENSTC2_HOT_C (Register SENSTC2_C 0x5 [9:0])   | m%/°C2 |
| SENS <sub>TC1_HOT_C</sub> | 1st order Sensitivity temperature compensation for T <sub>A</sub> ≥ 25°C                                                                 | SENSTC1_HOT_C (Register SENSTC1_C 0x4 [10:0])  | %/°C   |
| SENS <sub>TC2_CLD_C</sub> | 2 <sup>nd</sup> order Sensitivity temperature compensation for T <sub>A</sub> ≤ 25°C                                                     | SENSTC2_CLD_C (Register SENSTC2_C 0x5 [21:12]) | m%/°C2 |
| SENS <sub>TC1_CLD_C</sub> | 1st order Sensitivity temperature compensation for T <sub>A</sub> ≤ 25°C                                                                 | SENSTC1_CLD_C (Register SENSTC1_C 0x4 [22:12]) | %/°C   |
| ΔΤΑ                       | Change in ambient temperature in relation to room temperature (25°C)                                                                     | n/a                                            | °C     |
| QO <sub>C</sub>           | Fine quiescent output adjustment                                                                                                         | QO_C (Register QO_TRIM_C 0x6 [17:0])           | LSB    |
| QO <sub>TC_HOT_C</sub>    | 1st order quiescent output temperature drift compensation for $T_A \ge 25$ °C.                                                           | QOTC_HOT_C (Register QOTC_C 0x7 [11:0])        | LSB/°C |
| QO <sub>TC_CLD_C</sub>    | 1st order quiescent output temperature drift compensation for $T_A \le 25^{\circ}\text{C}$ .                                             | QOTC_CLD_C (Register QOTC_C 0x7 [23:12])       | LSB/°C |
| SENS <sub>INIT</sub>      | Initial Sensitivity                                                                                                                      | n/a                                            | LSB/G  |
| B <sub>IN</sub>           | Applied magnetic flux density                                                                                                            | n/a                                            | G      |



#### LINEARIZATION

The A31102 includes features to compensate for nonlinear inputs. The Linearization block passes the output from the Compensation block through a piecewise-linear transfer function of up to 16 line segments. The individual segments are defined by points set by the linearization coefficients. Each coefficient represents a delta output value. These coefficients are programmable and are stored as 13-bit signed words in EEPROM, register group LIN\_C. Values between the points defined by the linearization coefficients are linearly interpolated.

The linearization feature operates in one of two possible modes: Lin and Bin mode. Lin mode is a fixed-point mode, where a set number of points, 17, are distributed evenly among the output range 0-100%. The linearization coefficients LINT00-LINT016 are calculated at each point. Bin mode is defined by variable segments, where the linearization table entries are divided in half. Entries LINT00-LINT07 are the linearization coefficients, and entries LINT08-LINT15 are input locations. The location values are stored as 13-bit unsigned integer values representative of a fractional amount of the input span; see Equation 5. The linearization coefficients for either Lin or Bin mode are 13-bit values represented by Equation 6. Note that the input to the Lineariza-

tion block must be monotonically increasing. In Lin mode, the range of the linearization coefficients is  $\pm 25\%$  of the full output range. It is possible to increase the range to  $\pm 50\%$  by using the parameter lin\_scalar. The linearization table entries are shown in Table 4.

Equation 5: 
$$Loc_x = Y_{2x} \times 2^{-3} + 2^{12}$$

where  $Y_{2x}$  is a signed integer value of the input to the linearization block at location x, and  $Loc_x$  is an unsigned integer with a range of 0 to  $2^{13} - 1$ .

Equation 6:

If LINT BIN 
$$E = 0$$
 (Lin mode)

$$YLin_x = k_x \times 2^{-2}$$

where  $k_x$  is a signed integer of the delta output, or error, at the input location x, and YLin<sub>x</sub> is a signed integer with a range of  $-2^{12}$  to  $2^{12}-1$ .

$$YLin_x = Y_{3x} \times 2^{-3} + 2^{12}$$

where  $Y_{3x}$  is a signed integer of the desired linearization block output at the input location x, and  $YLin_x$  is an unsigned integer with a range of 0 to  $2^{13} - 1$ .

Table 4: LIN\_COEFF Map for Fixed Point (Left) and Movable Point (Right) Modes

| Linearization Parameter | Linearization        | Pagistar Lagation   |                     |
|-------------------------|----------------------|---------------------|---------------------|
| Linearization Parameter | Lin Mode             | Bin Mode            | Register Location   |
| LINT00                  | YLin <sub>(0)</sub>  | Loc <sub>(0)</sub>  | LIN0_C 0x0A [12:0]  |
| LINT01                  | YLin <sub>(1)</sub>  | Loc <sub>(1)</sub>  | LIN0_C 0x0A [25:13] |
|                         |                      |                     |                     |
| LINT07                  | YLin <sub>(7)</sub>  | Loc <sub>(7)</sub>  | LIN3_C 0x0D [25:13] |
| LINT08                  | YLin <sub>(8)</sub>  | YLin <sub>(0)</sub> | LIN4_C 0x0E [12:0]  |
| LINT09                  | YLin <sub>(9)</sub>  | YLin <sub>(1)</sub> | LIN4_C 0x0E [25:13] |
|                         |                      |                     |                     |
| LINT15                  | YLin <sub>(15)</sub> | YLin <sub>(7)</sub> | LIN7_C 0x11 [25:13] |
| LINT16                  | YLin <sub>(16)</sub> | YLin <sub>(8)</sub> | LIN0_C 0x12 [12:0]  |

#### **Linearization Mode (Lin Mode)**

Figure 7 shows the standard transfer function for a monotonically increasing input. The blue line represents the nonlinearized raw input to the linearization block. The points on the x-axis,  $B_{\rm IN}$ , are at equally spaced intervals based on the number of linearization coefficients, 17. The coefficients at the points  $B_{\rm IN(x)}$  are calculated using the delta output between the input function and the desired output function. The coefficients are stored in the corresponding memory location shown in Table 4.



Figure 7: Linearization Example (Lin Mode)



#### **Linearization Binning Mode (Bin Mode)**

When binning mode is selected, the output is no longer interpolated between the linearization coefficients. In the case of Bin Mode, the coefficients (Ylin<sub>x</sub>) determine a discrete output level for the bin range at the locations defined by the corresponding LOC<sub>x</sub>. The discrete output values are determined by a step function shown in Equation 7. It is possible to add hysteresis by setting the parameter LINT\_BIN\_HYST. The hysteresis is only applied when the output is decreasing.

Equation 7:

$$Y3 = \left\{ \begin{array}{l} -2^{15}, \ \ if \ Y2 < (8 \times (\text{Loc}_0 - 2^{12}) - \text{lint\_bin\_hyst} \times 2 \ ) \ \ and \ \ Loc_{(0)} \neq 0 \\ YLin_x, \ \ if \ (8 \times (\text{Loc}_x - 2^{12}) - \text{lint\_bin\_hyst} \times 2) < Y2 \leq 8 \times (\text{Loc}_{(x+1)} - 2^{12}) \\ YLin_{(7)}, \ \ \ if \ Y2 > 8 \times (\text{Loc}_7 - 2^{12}) \\ \text{*If signal is increasing then lint\_bin\_hyst} = 0 \end{array} \right.$$

Figure 8 shows the simulated output of a device setup with evenly spaced output levels and bin values. The hysteresis, specified by LINT\_BIN\_HYST, is applied when the digital value is decreasing to prevent bouncing between linearization bin values.

The Linearization coefficients and corresponding parameters are stored in Table 5.



Figure 8: Linearization Output Example (Bin Mode)

**Table 5: Linearization Algorithm Block Parameters** 

| Parameter                    | Description                                                                                                                              | Memory Location     | Units |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|
| LINT00, LINT02LINT14, LINT16 | Even Linearization Coefficients.                                                                                                         | LIN0_C LIN8_C       | LSB   |
| LINT01, LINT03LINT13, LINT15 | Odd Linearization Coefficients.                                                                                                          | LINTO_C LIN7_C      | LSB   |
| LINT_E                       | Set to logic 1 to enable the Linearization table.                                                                                        | LIN8_C 0x12 [13]    | NA    |
| LINT_BIN_E                   | Set to logic 1 to enable linearization binning mode.                                                                                     | LIN8_C 0x12 [14]    | NA    |
| LINT_OUT_INV                 | Set to logic 1 to Invert output of linearization block.                                                                                  | LIN8_C 0x12 [15]    | NA    |
| LINT_IN_INV                  | Set to logic 1 to Invert input of linearization block.                                                                                   | LIN8_C 0x12 [16]    | NA    |
| LINT_BIN_HYST                | Hysteresis setting for linearization binning mode.                                                                                       | LIN8_C 0x12 [24:17] | LSB   |
| LIN_SCALAR                   | Adjusts the range of the linearization coefficients. When set to logic 1 the linearization coefficients are multiplied by a factor of 2. | LIN8_C 0x12 [25]    | NA    |

#### **POST-LINEARIZATION TRIM**

An additional gain and offset trim stage is available in the linearization block. This can be used to attenuate or gain the signal. Using Post-Linearization with signal attenuation may be useful to extend the input to the linearization block to all 17 linearization points when the final output range is not full-scale. Equation 8 shows the transfer function for the Post Linearization. The output of the Post Linearization Block, Y<sub>4</sub>, is a 16-bit signed integer.



Figure 9: Linearization Block

Equation 8:

$$Y_4 = Y_3 \times (1 + PLIN_{SENS}) + PLIN_{OVO}$$

#### **CLAMP**

The clamp block limits the output to a programmable range set by the parameters CLAMPH and CLAMPL, register CLAMP\_C 0x8. Clamps are programmable throughout the full output range. If the input to the clamp block is greater than the value set by

CLAMPH, the output is limited to the upper clamp value. Similarly, if the input to the clamp block is less than the value set by CLAMPL, the output is limited to the lower clamp value. If the lower clamp exceeds the upper clamp, the output is undefined. Note that the input to the clamp block is a 16-bit signed value and is changed to a 16-bit unsigned value before comparing to the upper and lower clamp values. Equation 9 and Equation 10 show the transfer functions for the clamp block. The output of the Clamp Comparison is a 16-bit unsigned integer and is passed to the output block.



Figure 10: Clamp Block

Equation 9:

 $Y_5 = Y_4 + 2^{15}$  (conversion from signed to unsigned)

Equation 10:

if 
$$(Y_5 > CLAMP_H)$$
, then  $Y_6 = CLAMP_H$  else if  $(Y_5 < CLAMP_L)$ ,  $Y_6 = CLAMP_L$  else  $Y_6 = Y_5$ 

**Table 6: Post-Linearization Trim Memory Parameters** 

| Variable             | Step<br>Size | Min.   | Max.   | Description                                        | Parameter (Memory Location)         | Units |
|----------------------|--------------|--------|--------|----------------------------------------------------|-------------------------------------|-------|
| PLIN <sub>SENS</sub> | 2-11         | -1     | +1     | Customer post-linearization sensitivity adjustment | PLIN_SENS, (POST_LIN_C 0x13 [11:0]) | NA    |
| PLIN <sub>QVO</sub>  | 24           | -32768 | +32752 | Customer post-linearization offset adjustment      | PLIN_QVO, (POST_LIN_C 0x13 [23:12]) | LSB   |

**Table 7: Clamp Block Parameters** 

| Variable           | Step<br>Size | Min. | Max.  | Description                      | Programmable Parameter (Memory Location) | Units |
|--------------------|--------------|------|-------|----------------------------------|------------------------------------------|-------|
| CLAMP <sub>H</sub> | 24           | 16   | 65535 | Determines the upper clamp value | CLAMPH (register CLAMP_C 0x8[11:0])      | LSB   |
| CLAMP <sub>L</sub> | 24           | 0    | 65520 | Determines the lower clamp value | CLAMPL (register CLAMP_C 0x8[23:12])     | LSB   |



#### **Linear Output Protocols**

The A31102 operating output is a digital voltage signal that transfers information proportionally to the applied magnetic input signal. Two customer-selectable options are provided for output signal formatting: pulse-width modulated (PWM) and single edge nibble transmission encoding scheme (SENT, SAEJ2716).

Note: The device response to the applied magnetic field is on the OUT pin. The pin also functions as a transmit and receive data pin in response to serial programming commands, during which the normal output operation is suppressed. Refer to the Programming Serial Interface section for more information. The EEPROM is described in the EEPROM Structure section.

The output falling edge slew rate is adjustable using the OUT-DRV\_SEL parameter. Adjusting this can improve EMC performance by reducing high-frequency currents. This parameter can

also increase the output fall time and result in longer minimum pulse durations for serial communication or SENT transmission.

#### **PWM OUTPUT MODE**

PWM output mode modulates the output voltage to a series of constant-frequency binary pulses, with the percentage of the high portion of the pulse varied in direct proportion to the Digital Output (value at the output of the Clamp Block).

- OUTMSG\_MODE (register OUT\_CFG\_C 0x14 bits [2:0]) set to 0 to select the PWM option (for programming parameters, see EEPROM Structure section)
- SENT\_PWM\_RATE (register OUT\_CFG\_C 0x14 bits [6:3]) sets the PWM carrier frequency



Figure 11: PWM mode outputs a duty cycle-based waveform that can be read by the external controller as a cumulatively changing continuous voltage; n = 16



## Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

#### SENT OUTPUT MODES

The SENT output mode converts the Digital Output (value at the output of the Clamp Block) to a series of digital pulses with data encoded as falling to falling edge periods, shown in Figure 12. The data, along with additional information, is communicated in a message, referred to as a frame, that conforms to the SENT transmission specification (SAEJ2716 JAN2010). The A31102 contains features for enhanced SENT modes beyond the industry standard. The enhanced modes offer greater flexibility for application use. Certain parameters for configuration of the SENT messages are adjustable in EEPROM.

The SENT output modes are selected by setting the following parameters in EEPROM:

- SAE J2716 SENT with enhancement options (OUTMSG\_MODE = 1).
- Triggered SENT; TSENT (OUTMSG\_MODE = 2,6,7); user defines sampling and data retrieving.
- Sequential SENT; SSENT; user requests data from multiple devices on the SENT line in sequential order (OUTMSG\_MODE = 4 for SHORT\_TRIGGER and OUTMSG\_MODE = 3 for LONG\_TRIGGER). Short and long trigger modes can be differentiated on the length and number of host function/request pulses.
- Addressable SENT; ASENT; user requests data from any device on the SENT line in any order. (OUTMSG\_MODE = 5).
- Additional configuration parameters in register 0x14, OUT\_ CFG\_C.

#### **MESSAGE STRUCTURE**

A SENT message is a series of nibbles with the following characteristics:

- Each nibble is an ordered pair of a low-voltage interval followed by a high-voltage interval.
- The low interval, SENT\_FIXED, is defined as 5 SENT ticks.
   The high interval contains information and is variable in duration to indicate the data payload of the nibble.

The duration of a nibble is denominated in clock ticks. The period of a tick is set by SENT\_PWM\_RATE parameter as in Table 15. The duration of the nibble is the sum of the low-voltage interval plus the high-voltage interval.

The nibbles of a SENT message are arranged in the following required sequence (see Figure 12):

- Synchronization and Calibration: flags the start of the SENT message
- Status and Communication: provides A31102 status and the format of the data
- 3. Data: magnetic and optional data
- 4. CRC: error checking
- 5. Pause Pulse: sets timing relative to A31102 updates





Figure 12: General Format for SENT Message Frame

**Table 8: SENT Trigger Characteristics** 

| Parameter                       | Symbol                      | Description         | Min. | Тур. | Max. | Unit |
|---------------------------------|-----------------------------|---------------------|------|------|------|------|
|                                 | .,                          | SENT_HYST_CFG = 0,2 | 1.38 | _    | 1.89 | V    |
| SENT Output Trigger Signal      | V <sub>SENTtrig(L)</sub>    | SENT_HYST_CFG = 1,3 | 0.87 | _    | 1.28 | V    |
| SENT Output Trigger Signal      | \/                          | SENT_HYST_CFG = 0,1 | 2.07 | _    | 2.58 | V    |
|                                 | V <sub>SENTtrig(H)</sub>    | SENT_HYST_CFG = 2,3 | 1.84 | _    | 2.22 | V    |
|                                 |                             | SENT_HYST_CFG = 0   | 0.51 | _    | 0.87 | V    |
| SENT Output Trigger Signal      | V <sub>SENTtrig(HYST)</sub> | SENT_HYST_CFG = 1   | 1    | _    | 1.5  | V    |
| SENT Output Trigger Signal      |                             | SENT_HYST_CFG = 2   | 0.21 | -    | 0.6  | V    |
|                                 |                             | SENT_HYST_CFG = 3   | 0.74 | _    | 1.19 | V    |
| SENT Output Trigger Edge Filter | V <sub>SENTtrig(f)</sub>    |                     | _    | 0.35 | _    | μs   |

#### **OPTIONAL SHORT SERIAL MESSAGE**

The A31102 SENT output supports an optional mode to transmit additional data. The slow serial mode, enables transmission of additional data by encoding information in the Status and Communication (SCN) nibbles. The encoded data is captured over several transmissions and is then decoded to indicate additional short serial message data. For more details on the short serial message, refer

to the SENT SAEJ2716 specification. The slow serial mode is enabled when the EEPROM parameter SENT\_SCN\_CFG = 0 or 3. Following a reset, the first message transmitted is 0, following in order of the message ID, and then repeating. Table 10 identifies the data sent with each message ID. The CRC for the Short Serial Message is derived for the Message ID and data, and is the same checksum algorithm used for the SENT CRC.

Table 9: Short Serial Message Format in SENT Status and Communication Nibble

| SCN Bit when<br>SENT_SCN_CFG = 0 or 3 |   | Nibble #                              |        |   |   |   |   |   |     |     |    |    |    |    |    |    |
|---------------------------------------|---|---------------------------------------|--------|---|---|---|---|---|-----|-----|----|----|----|----|----|----|
|                                       | 1 | 2                                     | 3      | 4 | 5 | 6 | 7 | 8 | 9   | 10  | 11 | 12 | 13 | 14 | 15 | 16 |
| Bit 3 (Start Bit)                     | 1 | 0                                     | 0      | 0 | 0 | 0 | 0 | 0 | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  |
| Bit 2 (Serial Data)                   |   | Mess                                  | age ID |   |   |   |   | D | ata | CRC |    |    |    |    |    |    |
| Bit 1 (Soft Error Diagnostic Bit)     |   | See Table 2: Diagnostic Summary Table |        |   |   |   |   |   |     |     |    |    |    |    |    |    |
| Bit 0 (Hard Error Diagnostic Bit)     |   | See Table 2: Diagnostic Summary Table |        |   |   |   |   |   |     |     |    |    |    |    |    |    |

**Table 10: SENT Slow Serial Data** 

| Message ID | Data                                                                                                                        |
|------------|-----------------------------------------------------------------------------------------------------------------------------|
| 0          | 8-bit temperature value from internal temperature sensor. Ambient temperature (°C) = 8-bit signed temperature value + 25°C. |
| 1          | Error status from the parameter DIAG_REG_C located in register ERR_STATUS_C, 0x45 bits [23:16].                             |
| 2          | ID_C[7:0] (Customer ID, EEPROM 0x2)                                                                                         |
| 3          | ID_C[15:8] (Customer ID, EEPROM 0x2)                                                                                        |
| 4          | ID_C[21:16] (Customer ID, EEPROM 0x2)                                                                                       |
| 5-15       | Unused                                                                                                                      |

The SCN bits 2 and 3 are also selectable to indicate the die address of the sensor on the shared SENT line (SENT\_SCN\_CFG = 2), or all zeros (SENT\_SCN\_CFG = 1). The available configuration options for the SCN nibble are shown in Table 11.

**Table 11: SCN Nibble Configuration Options** 

| Parameter SENT_SCN_CFG | SCN Bit #3           | SCN Bit #2           | SCN Bit #1      | SCN Bit #0                     |  |
|------------------------|----------------------|----------------------|-----------------|--------------------------------|--|
| 0                      | Short Serial Message | Short Serial Message |                 | Diagnostic Bit,<br>See Table 2 |  |
| 1                      | 0                    | 0                    | Diagnostic Bit, |                                |  |
| 2                      | DIE_ADDR_1           | DIE_ADDR_0           | See Table 2     |                                |  |
| 3                      | Short Serial Message | Short Serial Message |                 |                                |  |



# Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

#### **DATA NIBBLE FORMAT**

The A31102 SENT output supports options for the message data nibble format. The data nibble format is determined by the EEPROM parameter SENT\_DATA\_CFG. The options for either a minimum 3 or maximum 6 nibbles of data is defined in Table 12. Where:

- MAG\_OUT: [15:4] 12-bit, [15:0] 16-bit, magnetic digital output data (value at the output of the Clamp Block).
- COUNT: [11:0] 12-bit, [7:0] 8-bit, [3:0] 4-bit SENT frame count. The counter increments once for every frame that is sent up to the maximum count. At the next count, after the maximum, the counter starts again at 0.
- TEMP\_OUT: [11:0] 12-bit, [11:4] 8-bit signed output from the internal temperature sensor. Ambient temperature (°C) = 12-bit signed temperature value / 8 (LSB / °C) + 25.
- DIAG: [7:0] 8 Diagnostic flags = DIAG\_REG\_C [7:0].

**Table 12: SENT Data** 

| SENT_DATA_CFG | Data Nibble #1  | Data Nibble #2 | Data Nibble #3 | Data Nibble #4 | Data Nibble #5 | Data Nibble #6 | # of Nibbles |
|---------------|-----------------|----------------|----------------|----------------|----------------|----------------|--------------|
| 0             | MAG_OUT [15:12] | MAG_OUT [11:8] | MAG_OUT [7:4]  | _              | _              | _              | 3            |
| 1             | MAG_OUT [15:12] | MAG_OUT [11:8] | MAG_OUT [7:4]  | DIAG[7:4]      | DIAG[3:0]      | COUNT[3:0]     | 6            |
| 2             | MAG_OUT [15:12] | MAG_OUT [11:8] | MAG_OUT [7:4]  | COUNT[11:8]    | COUNT[7:4]     | COUNT[3:0]     | 6            |
| 3             | MAG_OUT [15:12] | MAG_OUT [11:8] | MAG_OUT [7:4]  | TEMP_OUT[11:8] | TEMP_OUT[7:4]  | TEMP_OUT[3:0]  | 6            |
| 4             | MAG_OUT [15:12] | MAG_OUT [11:8] | MAG_OUT [7:4]  | MAG_OUT [3:0]  | -              | _              | 4            |
| 5             | MAG_OUT [15:12] | MAG_OUT [11:8] | MAG_OUT [7:4]  | MAG_OUT [3:0]  | DIAG[7:4]      | DIAG[3:0]      | 6            |
| 6             | MAG_OUT [15:12] | MAG_OUT [11:8] | MAG_OUT [7:4]  | MAG_OUT [3:0]  | COUNT[7:4]     | COUNT[3:0]     | 6            |
| 7             | MAG_OUT [15:12] | MAG_OUT [11:8] | MAG_OUT [7:4]  | MAG_OUT [3:0]  | TEMP_OUT[11:8] | TEMP_OUT[7:4]  | 6            |



#### **CHECKSUM (CRC) NIBBLE**

# The CRC consists of 4 bits derived from the data nibbles only. The CRC is calculated using the polynomial $x^4 + x^3 + x^2 + 1$ with a seed of 4'b0101. There is an option that SCN is included into the CRC nibble (SEN\_CRC\_CFG = 1, includes SCN into CRC).

#### **OUTPUT DRIVER FALL TIME SELECTION**

The fall time of the output digital signal is adjustable using the EEPROM parameter OUTDRV\_SEL. See Table 13.

Table 13: Code vs C<sub>OUT</sub> for OUTDRV\_SEL

| Function         | Output Signal Configuration. Sets configuration of the output signal slew-rate control. Sets the ramp rate on the gate of the output driver, thereby changing slew rate at the output. |                                                              |                                                              |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|--|--|--|
| Syntax           | Field width: 3 bits                                                                                                                                                                    |                                                              |                                                              |  |  |  |
| Related Commands | -                                                                                                                                                                                      | -                                                            |                                                              |  |  |  |
|                  |                                                                                                                                                                                        | Fall Time (Typical)<br>(μs)                                  |                                                              |  |  |  |
|                  | Code                                                                                                                                                                                   | C <sub>OUT</sub> = 100 pF                                    | C <sub>OUT</sub> = 1 nF                                      |  |  |  |
| Values           | 0 (Default) 1 2 3 4 5 6 7                                                                                                                                                              | 0.04<br>0.10<br>0.18<br>0.26<br>0.67<br>1.35<br>2.80<br>4.02 | 0.12<br>0.17<br>0.25<br>0.33<br>0.70<br>1.29<br>2.58<br>3.73 |  |  |  |
| Options          | Values calculated from a small number of samples with a capacitor from output to ground to simulate load capacitance. $R_{L(PULLUP)} = 1.2 \text{ k}\Omega$ was used.                  |                                                              |                                                              |  |  |  |
| Examples         | -                                                                                                                                                                                      |                                                              |                                                              |  |  |  |



Figure 13: Fall Time Test Circuit



# Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

**Table 14: Message Frame Section Definitions** 

| Section               | Description                                                                                                                                                                               |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYNCHRONIZATION AND C | CALIBRATION                                                                                                                                                                               |
| Function              | Provide the external controller with a detectable start of the message frame. The large quantity of ticks distinguishes this section, for ease of distinction by the external controller. |
| Syntax                | Nibbles: 1 Quantity of ticks: 56 Quantity of bits: 1                                                                                                                                      |
| STATUS AND COMMUNICA  | TION                                                                                                                                                                                      |
| Function              | Provides the external controller with the status of the A31102 and indicates the format and contents of the Data section.                                                                 |
| Syntax                | Nibbles: 1 Quantity of ticks: 12 to 27 Quantity of bits: 4 1:0 Device status (see Table 2) 3:2 Message serial data protocol (SENT_SCN_CFG)                                                |
| DATA                  |                                                                                                                                                                                           |
| Function              | Provides the external controller with data selected by the SENT_DATA_CFG parameter.                                                                                                       |
| Syntax                | Nibbles: 3 to 6 Quantity of ticks: 12 to 27 (each nibble) Quantity of bits: 4 (each nibble)                                                                                               |
| CRC                   |                                                                                                                                                                                           |
| Function              | Provides the external controller with cyclic redundancy check (CRC) data for certain error detection routines applied to the Data nibbles and to the Status information.                  |
| Syntax                | Nibbles: 1 Quantity of ticks: 12 to 27 (each nibble) Quantity of bits: 4                                                                                                                  |
| PAUSE PULSE           |                                                                                                                                                                                           |
| Function              | Additional time is added at the end of a SENT message frame to ensure all message frames are of appropriate length and correlate to the internal update rate of the device.               |
| Syntax                | Nibbles: NA Quantity of ticks: Quantity of bits: NA                                                                                                                                       |
| TRIGGER PULSE         |                                                                                                                                                                                           |
| Function              | (Optional) Allow the external controller to determine when to transmit data.                                                                                                              |
| Syntax                | Nibbles: NA Minimum Trigger length is determine by the TRIGGER_CFG parameter for TSENT and F_OUTPUT for ASENT and SSENT.                                                                  |



#### **SAEJ2716 SENT AND TSENT**

The A31102 SENT output is configurable for four transmission modes: Internal Synchronous (SENT) Mode, Trigger (TSENT) Mode, Sequential (SSENT) Mode, or Addressable (ASENT) Mode. The transmission modes are configured by setting the parameter OUTMSG MODE.

When configured for Internal Synchronous Mode, OUTMSG\_MODE = 1, the SENT output transmits continuously while in normal operating conditions. The pause pulse has a minimum length of twelve ticks and is extended to correlate with the internal update rate at the start of the Synchronization pulse; see Figure 14.

When configured for External Trigger Mode, OUTMSG\_MODE = 2, 6 or 7, the SENT output transmits when requested by the

external controller. The pause pulse is extended until the next trigger pulse; see Figure 15 and Figure 16.

The external controller initiates a trigger pulse by holding the output pin low. The minimum width of the trigger pulse is set by the parameter TRIGGER\_CFG. The SENT frame is transmitted when the external controller releases the output, the rising edge of the trigger pulse. After the rising edge of the trigger pulse, the output remains high for a minimum of seven SENT tick times before going low to initiate the start of the SENT synchronization pulse.

For TSENT Synchronous Mode, OUTMSG\_MODE = 6 or 7, the data sample is latched at the falling edge of the trigger pulse; see Figure 16. For TSENT Asynchronous Mode, OUTMSG\_MODE = 2, the data sample is latched at end of the SCN nibble; see Figure 15.



Figure 14: SENT Data Synchronization with Output Data and Internal Synchronous Mode (Figure not drawn to scale)



Figure 15: SENT Data Synchronization with Output Data and External Trigger Asynchronous Mode (Figure not drawn to scale)



Figure 16: SENT Data Synchronization with Output Data and External Trigger Synchronous Mode (Figure not drawn to scale)



**Table 15: PWM Frequency/SENT Tick Times** 

| DIAMACENT Code | SENT / TSENT / ASENT / SSENT | PWM                   |
|----------------|------------------------------|-----------------------|
| PWM/SENT Code  | Tick Time (µs) [1]           | f <sub>PWM</sub> (Hz) |
| 0              | 1                            | 125                   |
| 1              | 0.25 (not supported)         | 167                   |
| 2              | 0.375 (not supported)        | 250                   |
| 3              | 0.5                          | 333                   |
| 4              | 0.625                        | 500                   |
| 5              | 0.75                         | 667                   |
| 6              | 0.875                        | 800                   |
| 7              | 1.0                          | 1000                  |
| 8              | 1.125                        | 1333                  |
| 9              | 1.25                         | 1600                  |
| 10             | 1.375                        | 2000                  |
| 11             | 1.5                          | 2667                  |
| 12             | 1.625                        | 4000                  |
| 13             | 1.75                         | 5333                  |
| 14             | 1.875                        | 8000                  |
| 15             | 2.0                          | 16000                 |
| 16             | 2.125                        | _                     |
| 17             | 2.25                         |                       |
| 18             | 2.375                        |                       |
| 19             | 2.5                          | _                     |
| 20             | 2.625                        | _                     |
| 21             | 2.75                         | _                     |
| 22             | 2.875                        | _                     |
| 23             | 3.0                          | -                     |
| 24             | 3.5                          |                       |
| 25             | 4.0                          | -                     |
| 26             | 4.5                          | -                     |
| 27             | 5.0                          | -                     |
| 28             | 5.5                          | -                     |
| 29             | 6.0                          | -                     |
| 30             | 7.0                          | -                     |
| 31             | 10.0                         | -                     |

 $<sup>^{[1]}\</sup>mbox{Tick}$  Time less than 0.5  $\mu s$  are not supported.



#### SSENT ADDRESSING PROTOCOL

The SSENT protocol requires sensors on the bus to be polled in sequential order, meaning increasing, consecutive, and rotating order by SensorID starting with SensorID 0. The slot for a sensor is the time at which that sensor is expected to respond to an AddressingPulse and other sensors are expected not to respond.

Each sensor independently maintains a SlotCounter that is incremented each time the sensor detects an AddressingPulse of either an F\_OUTPUT or F\_SAMPLE pulse. This SlotCounter becomes the SlotNumber, which is used by the sensor to decide which sensor is being polled by the host. The SlotCounter is compared to the SensorID, and if they match, that sensor will respond if it is a FrameReqPulse such as an F\_OUTPUT or addressed F\_SAMPLE pulse with the SENT Frame, and all other sensors do not respond, although they increment their own SlotCounter. If the SlotCounter is incremented past the total number of sensors on the bus (CFG\_MAX\_SENSOR (0x14 [17:16])), the SlotCounter is returned to 0. Each sensor must be programmed consistently with the total number of sensors so they all roll over to 0 at the same count. Sensors do not increment their SlotCounter on a BroadcastPulse.

The SSENT protocol relies on each sensor maintaining the exact same SlotNumber by counting the AddressingPulses. In order to synchronize all sensors to the same SlotNumber, the SSENT protocol has a broadcast F\_SYNC pulse that is used by the host to force all sensors to reset their SlotCounter to 0.

To reduce the burden on the host, and also to improve detection and recovery from BusContention or system errors affecting the SENT bus, the SSENT protocol has the following Configuration options that can be selected.

When the SENT configuration parameter slot marking is enabled, CFG SLOT MARKING (0x14 [23] = 1), each sensor will wait a different length of time following an AddressingPulse, based on their SensorID. This leaves the SENT bus in a high state for a varying duration before the sensor pulls the line low to begin the SENT Frame. All sensors on the bus (including the addressed sensor) measure this time to interpret the SensorID of the transmitting sensor. By comparing this to the SlotCounter, each sensor can recognize if an unexpected sensor responded to the AddressingPulse. By default, the sensor would then drop offline, since it cannot be known which sensor is out of sync. This option increases the overhead on the bus and therefore reduces the maximum rate at which sensors can be polled. SlotMarking increases the polling time of a sensor by the SlotMarking time for that sensor. All sensors on a bus must be configured with the same choice for this option.

Table 16: Slot Marking Delay Times for SSENT

| <u> </u> |                               |  |  |  |
|----------|-------------------------------|--|--|--|
| SensorID | Delay Time Ticks<br>(Nominal) |  |  |  |
| 0        | 7                             |  |  |  |
| 1        | 18                            |  |  |  |
| 2        | 36                            |  |  |  |
| 3        | 62                            |  |  |  |



Figure 17: SSENT Sensor Addressing



### Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

- When the SENT configuration parameter slot synchronization is enabled, CFG\_SLOT\_SYNC, (0x14 [24]) = 1, in conjunction with slot marking, CFG\_SLOT\_MARKING (0x14 [23]), a sensor that is in BusSync for a reason other than BusContention will load its SlotCounter with the measured SlotNumber from the first AddressingPulse that does not have a timeout. A sensor would normally be offline as a result of powering up, reset, or diagnostics. As long as any sensor is online and responding, this allows all other sensors that are offline to automatically synchronize their SlotCounter and begin responding correctly to future AddressingPulses targeting that sensor. If all sensors are offline, though, the host must detect that no sensor responds, and issue the F\_SYNC function.
- SENT Bus Idle Configuration: When the SENT configuration parameter, CFG\_SLOT\_SYNC (0x14 [21]), is enabled, a

- sensor will monitor the bus for a long high (BusIdle) period greater than 510 ticks and reset its SlotCounter to 0. This option could be used if sensor polling is expected to always be periodic and continuous, such that the only extended BusIdle time would be after power-up.
- SENT Bus Offline Configuration: When the SENT configuration parameter CFG\_POR\_OFFLINE (0x14 [22]) is enabled, a sensor will stay offline until the host issues F\_SYNC, or one of the other synchronization options takes effect (CFG\_SLOT\_SYNC 0x14 [24] or CFG\_IDLE\_SYNC (0x14 [21]). If disabled, a sensor will power-up with its SlotCounter set to 0, and will go directly online. This allows the sensors to initialize without any host interaction. However, if a sensor experiences a reset event after the bus is in operation, its counter may be out of sync with other sensors, and this could result in bus contention.



Figure 18: SSENT Sensor Addressing - No Slot Marking (3 Sensors on Bus)



#### **SSENT FUNCTION PULSES**

SSENT has a set of function pulses where the host controller must hold the output low. The duration of the low pulse provided by the host controller defines the function, as described in Table 17 and Table 18. Following the low pulse, if the part is addressed to respond and the slot number matches the device slot counter, the device delays the output SENT frame with a minimum of 7-ticks high period to differentiate between the host trigger and the device response. For the fast tick times, the 7-tick high period may be extended to preserve a minimum time of 70.4  $\mu s$  from the rising edge of the function pulse to the end of the sync pulse required for internal processing. Whether the device responds to a function pulse is defined by the purpose of each pulse.

- F\_OUTPUT: Addressed sensor will return a SENT frame with sampled magnetic data. If there is data from a sample-and-hold operation available (F\_SAMPLE or via CFG\_ZERO\_SAMPLE (0x14 [25]) = 1, then that data is returned, otherwise current data is sampled and returned. A Sensor configured with CFG\_ZERO\_SAMPLE (0x14 [25]) = 1 will sample-and-hold on the rising edge of the F\_OUTPUT pulse for Slot 0. A Sensor configured with CFG\_NO\_SAMPLE (0x14 [19]) = 1 and CFG\_ZERO\_SAMPLE (0x14 [25]) = 0 will never sample-and-hold, thus always returns current data in response to F\_OUTPUT.
- CFG\_NO\_SAMPLE (0x14 [19]) = 1 will sample and hold their data at the rising edge of the pulse. If CFG\_FSAMPLE\_ADR (0x14 [20]) = 0, this is a BroadcastPulse to a Sensor, and that Sensor will not respond. If CFG\_FSAMPLE\_ADR (0x14 [20] = 1, this is also an AddressingPulse to a Sensor, and the addressed sensor will return a SENT frame with either the sampled or current data. It is recommended, but not required, that all Sensors on the bus be configured the same.
- F\_SYNC: All Sensors will synchronize their SlotNumbers by setting their SlotCounters such that the next AddressingPulse is for Slot 0.



Figure 19: SSENT Sensor Addressing – with Slot Marking (4 Sensors on Bus)

Table 17: SSENT Function Pulses in SHORT\_TRIGGER Mode, OUTMSG\_MODE = 4

| Function | Туре                 | Min.<br>Tick | Nom.<br>Tick | Max.<br>Tick |
|----------|----------------------|--------------|--------------|--------------|
| F_OUTPUT | Addressing           | 15           | 17           | 19           |
| F_SAMPLE | Addressing/Broadcast | 31           | 35           | 39           |
| F_SYNC   | Broadcast            | 93           | 104          | 115          |

Table 18: SSENT Function Pulses in LONG\_TRIGGER Mode, OUTMSG\_MODE = 3

| Function | Туре       | Min.<br>Tick | Nom.<br>Tick | Max.<br>Tick |
|----------|------------|--------------|--------------|--------------|
| F_OUTPUT | Addressing | 9            | _            | 81           |
| F_SYNC   | Broadcast  | 105          | 140          | 171          |



#### ASENT ADDRESSING PROTOCOL

The ASENT protocol allows Sensors to be polled in an arbitrary order. The SensorID is transmitted by the Host following any AddressingPulse as a series of 0, 1, 2, or 3 IncAdrPulses. After

this sequence, the SENT line is left in a high state, and each sensor will recognize after a time period of about 18 nominal ticks that there are no more IncAdrPulses coming. The sensor whose ID matches the number of IncAdrPulses received will respond.



Figure 20: ASENT IncAdrPulse (output by Host)



Figure 21: ASENT Sensor Addressing



#### **ASENT FUNCTION PULSES**

- F\_OUTPUT: Addressed sensor will return a SENT frame with sampled magnetic data. If there is data available from a sample-and-hold operation (F\_SAMPLE), then that data is returned, otherwise current data is sampled and returned. A Sensor configured with CFG\_NO\_SAMPLE (0x14 [19]) = 1 will not sample-and-hold, so will always return current data in response to F\_OUTPUT.
- F\_SAMPLE: All sensors except those configured for CFG\_NO\_SAMPLE (0x14 [19]) = 1 will sample and hold their data at the rising edge of the pulse. If CFG\_FSAMPLE\_ADR (0x14 [20] = 0, this is a BroadcastPulse to a Sensor, and that Sensor will not respond. If CFG\_FSAMPLE\_ADR (0x14 [20] = 1, this is also an AddressingPulse to a Sensor, and the addressed sensor will return a SENT frame with either the sampled or current data. It is recommended, but not required, that all Sensors on the bus be configured the same.

**Table 19: ASENT Function Pulses** 

| Function | Туре                 | Min.<br>Tick | Nom.<br>Tick | Max.<br>Tick |
|----------|----------------------|--------------|--------------|--------------|
| F_OUTPUT | Addressing           | 15           | 17           | 19           |
| F_SAMPLE | Addressing/Broadcast | 31           | 35           | 39           |

#### **Serial Communication**

The serial interface allows an external controller to read and write registers, including EEPROM, in the A31102 using a point-to-point command/acknowledge protocol. The A31102 does not initiate communication; it only responds to commands from the external controller. Each transaction consists of a command from the controller. If the command is a write, there is no message transmitted from the A31102. If the command is a read, the A31102 responds by transmitting the requested data.

per G.E. Thomas (0 = rising edge, 1 = falling edge), with address and data transmitted MSB first. Four commands are recognized by the A31102: Write Access Code, Write to Volatile Memory, Write to Non-Volatile Memory (EEPROM) and Read. One frame type, Read Acknowledge, is sent by the A31102 in response to a Read command.

The serial interface uses a Manchester encoding based protocol

#### **NOTE:**

It is the external controller's responsibility to avoid sending a Command Frame which overlaps a Read Acknowledge frame.



Figure 22: Top-Level Programming Interface



#### PROGRAMMING INFORMATION

The A31102 device features two methods for establishing serial communications. One is a three-wire programming interface, where the input signal on VCC controls the program enable signal, data is transmitted on VOUT, and all signals are referenced to ground. The second method is a two-wire interface, where the output is interrupted using the Manchester auxiliary command, data is transmitted on VOUT, and signals are referenced to ground. Both methods support multiple devices with shared VCC and ground lines and up to four die on a single shared output line.

Serial communication with the A31102 involves four basic transac-

tions—write access, write to EEPROM, write to volatile memory, and read. The three-wire transaction are shown in Figure 26 to Figure 29. To initialize communication using the three-wire interface,  $V_{CC}$  increases to a level above  $V_{PRGH}(\mbox{min}).$  At this time, VOUT is disabled and acts as input. After program enable is asserted, the external controller must drive the output low for a minimum of two Manchester bit periods before sending the message frame. Once the command is complete,  $V_{CC}$  is reduced below  $V_{PRGL}(\mbox{max})$  back to its normal operating level, the output is enabled and responds to magnetic input.

**Table 20: Programming Characteristics** 

| Parameter                     | Symbol              | Desc                                | ription                                                      | Min.                          | Тур. | Max.                         | Unit                 |
|-------------------------------|---------------------|-------------------------------------|--------------------------------------------------------------|-------------------------------|------|------------------------------|----------------------|
| Program Enable Voltage (High) | V <sub>PRGH</sub>   |                                     | MEM_LOCK = 0, 1, 2, 3, 4, 5, 7, 8, 9, 10, 11, 13, 14, and 15 |                               | _    | 19                           | V                    |
|                               |                     | MEM_LOCK = 6                        |                                                              | V <sub>CC(HV)HIGH</sub> (max) | _    | 19                           | V                    |
| Program Enable Voltage (Low)  | V <sub>PRGL</sub>   | MEM_LOCK = 0,<br>9, 10, 11, 13, 14, |                                                              | _                             | _    | V <sub>CC(OV)LOW</sub> (min) | V                    |
|                               |                     | MEM_LOCK = 6                        |                                                              | -                             | _    | V <sub>CC(HV)LOW</sub> (min) | V                    |
| Manchester Start Delay        | t <sub>m</sub>      | Minimum delay be the Manchester si  |                                                              | 200                           | _    | -                            | μs                   |
| Output Enable Delay           | t <sub>e</sub>      |                                     |                                                              | _                             | 25   | _                            | μs                   |
| Program Time Delay            | t <sub>d</sub>      |                                     |                                                              | -                             | _    | 50                           | μs                   |
| Program Write Delay           | t <sub>w</sub>      |                                     |                                                              | _                             | 20   | _                            | ms                   |
| Bit Time Delay                | t <sub>b</sub>      |                                     |                                                              | _                             | 2    | _                            | t <sub>bit</sub> [1] |
| Access Code Timeout           | t <sub>acc</sub>    |                                     |                                                              | 500                           | _    | _                            | ms                   |
| Bit Rate                      |                     | Communication R                     | ate                                                          | 4                             | _    | 100                          | kbps                 |
| Manchester High Voltage       | V <sub>MAN(H)</sub> | Data pulses on Vo                   | OUT                                                          | 2.8                           | _    | V <sub>CC</sub>              | V                    |
| Manchester Low Voltage        | V <sub>MAN(L)</sub> | Data pulses on Vo                   | OUT                                                          | 0                             | _    | 1.2                          | V                    |
|                               |                     | SSENT – Short                       | F_AUX                                                        | 50                            | _    | 83                           | Ticks                |
|                               |                     | SSENT – Long                        | F_AUX                                                        | 196                           | _    | 297                          | Ticks                |
| Hold Time                     | <b>+</b>            | ASENT                               | F_AUX                                                        | 50                            | _    | 80                           | Ticks                |
|                               | t <sub>HOLD</sub>   | SENT                                | Aux. Interrupt                                               | 30                            | _    | _                            | Ticks                |
|                               |                     | TSENT                               | Aux. Interrupt                                               | 30                            | _    | _                            | Ticks                |
|                               |                     | PWM                                 | Aux. Interrupt                                               | 2 × PWM period [2]            | _    | _                            | μs                   |
| Edge Detection Time           | t <sub>GATE</sub>   |                                     |                                                              | 0.7                           | _    | _                            | μs                   |
| Access Code Timeout           | t <sub>msgRX</sub>  |                                     |                                                              | 1.4                           | _    | 300                          | μs                   |

<sup>[1]</sup> The unit t<sub>bit</sub>, is the period for single bit defined by the Manchester encoding bit boundaries and is determined by the communication rate.



<sup>[2]</sup> The minimum hold time for the Auxiliary interrupt, when the output is set for PWM, is double the PWM frequency. Note if the PWM frequency changes as a result of a diagnostic condition, the minimum hold time is double the PWM period at the diagnostic frequency.

## Manchester Auxiliary Command for PWM Output Mode

To initialize communication using the Manchester Auxiliary command when the A31102 is configured with PWM output, the auxiliary interrupt pulse can be applied at any time. The auxiliary pulse must have a minimum width of  $t_{HOLD}$ , after which the pulse is released for  $t_{GATE}$  plus the rise time to allow the line to pull high and the device to register a rising edge. After this, the controller must pull low for  $t_{GATE} + \frac{1}{2}t$  bit before beginning to send the Manchester Access Code. The device must recognize the first rising edge of the Manchester access code before  $t_{msgRX}$  after the hold time or the device will timeout, aborting Manchester initialization and returning to PWM functionality. The Manchester Auxiliary command for PWM output is shown Figure 23.



Figure 23: Auxiliary Interrupt Pulse Waveform

## Manchester Auxiliary Command for SENT and TSENT Output Mode

To initialize communication using the Manchester Auxiliary command when the A31102 is configured with SENT or TSENT output, the auxiliary interrupt pulse can be applied at any time between the start of the Sync pulse and the end of the last data nibble pulse. The pulse must have a minimum width of  $t_{HOLD}$ , after which the pulse must be released for  $t_{GATE}$  plus the rise time to allow the line to pull high, followed by a low period of  $t_{GATE}$  before sending the Manchester access code. Again, if the first rising edge of the Manchester access code is not seen before  $t_{msgRX}$ , the device will timeout, Manchester initialization is aborted, and the device will return to normal functionality. The Manchester Auxiliary command for SENT and TSENT output is shown in Figure 24.



Figure 24: Interrupt waveform for SENT and TSENT output

# Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

## Manchester Auxiliary Command for SSENT and ASENT Output Mode

To initialize communication using the Manchester Auxiliary command when the A31102 is configured with SSENT or ASENT output, the auxiliary function pulse, F\_AUX, is applied as the frame request pulse. The auxiliary pulse must have a minimum width of  $t_{HOLD}$ . After the pulse is released, the output line is required to go HIGH-Z for  $t_{GATE}$  plus the rise time. The controller must then pull the output line low for  $t_{GATE}$  before sending the Manchester access code. If the first rising edge of the access code is not recognized before  $t_{msgRX}$ , a timeout will occur, the Manchester initialization is aborted, and the output will return to normal functionality.



Figure 25: Interrupt waveform for SSENT and ASENT output

When performing a write to EEPROM transaction, the A31102 requires a delay of t<sub>w</sub> to store the data into the EEPROM. The device will respond with a high-to-low transition on VOUT to indicate the write to EEPROM sequence is complete



Figure 26: Write Access Code



Figure 27: Write to Volatile Memory





Figure 28: Write to Non-Volatile Memory (EEPROM)



### Serial Interface Message Structure

The general format of a command message frame is shown in Figure 30. Serial binary data is encoded using a Manchester encoding scheme, where a bit value of 1 is indicated by a falling edge within the bit boundary, and a bit value of zero is indicated by a rising edge within the bit boundary. The time period for the bit boundary is determined by the baud rate initiated by the external controller. The A31102 read acknowledge is transmitted at the same rate as the command message frame. The bits are described in Table 21.

For a Write Access command frame, the data consists of 32 bits. For a Read Request frame, the data bits are omitted. For a Read Acknowledge or Write frame the data bits are defined as shown in Figure 30, where bit 0 is the LSB.



Figure 30: General Format for Serial Interface Commands

Table 21: Serial Interface Command General Format

| Quantity of Bits                                                                                 | Name                                                                         | Values                                                                                  | Description                                                                                                       |
|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| 2 Synchronization 00 Used to identify the beginning of a serial interface command and communicat |                                                                              | Used to identify the beginning of a serial interface command and communication bit time |                                                                                                                   |
|                                                                                                  | Read/Write                                                                   | 0                                                                                       | [As required] Write operation                                                                                     |
| '                                                                                                | Read/write                                                                   | 1                                                                                       | [As required] Read operation                                                                                      |
| 4                                                                                                | X1XX = device communication address 2  1XXX = device communication address 3 |                                                                                         | XXX1 = device communication address 0 XX1X = device communication address 1 X1XX = device communication address 2 |
| 7 Address [Read/<br>EEF<br>Sha                                                                   |                                                                              |                                                                                         | [Read/Write] Register address EEPROM: 0x00-0x1F Shadow Memory: 0x20-0x3F Volatile Memory: 0x40-0x7F               |
| 32 Data [Write] 26 data bits and 6 ECC bits                                                      |                                                                              | [Write] 26 data bits and 6 ECC bits                                                     |                                                                                                                   |
| 3                                                                                                | CRC                                                                          |                                                                                         | Bits to check the validity of the frame                                                                           |

Table 22: Serial Interface Read Acknowledge Format

| Quantity of Bits                                                                                             | Name Values |  | Description                                |
|--------------------------------------------------------------------------------------------------------------|-------------|--|--------------------------------------------|
| 2 Synchronization 00 Used to identify the beginning of a serial interface command and communication bit time |             |  |                                            |
| 32                                                                                                           | Data        |  | 26 data bits and 6 bits EEPROM diagnostics |
| 3                                                                                                            | CRC         |  | Bits to check the validity of the frame    |



#### **CRC**

The serial interface uses a cyclic redundancy check (CRC) for data-bit error checking (synchronization bits are ignored during the check). The CRC algorithm is based on the following polynomial, and the calculation is represented graphically in Figure 31.

$$g(x) = x^3 + x + 1$$
,

The trailing 3 bits of a message frame comprise the CRC token. The CRC is initialized at 111 (see Figure 31).



Figure 31: CRC Calculation

### **Customer/Factory Access Modes**

The internal memory is accessible via the serial interface. The memory address space is divided into two areas: Factory and Customer.

Access is controlled by a specific code. The customer access codes, listed in Table 23, are constants. When using the three-wire interface, the access codes must be transmitted within 500 milliseconds of power-on. The two available customer access codes differ by the LSB. The LSB sets the COMM\_EN parameter. When this bit is set to a logic value of one, the output is disabled until the COMM\_EN bit is set to zero. It is recommended to use the access code with COMM\_EN equal to one when using the Manchester auxiliary command.

For software convenience, the table gives an 8-bit "address" and 32-bit "data" field, similar to a normal Write command format (the address and data fields concatenated yield the full access code). The Customer registers may be written only if a valid Customer Access code is received. With no valid access code, customer and factory registers are addressable, but are read only. The status of the access code is indicated by bit 0 in register 0x44, where a 1 indicates customer access is enabled.

### **Customer Memory Lock**

The A31102 contains lock features to prevent access to the device memory. The EEPROM parameter, MEM\_LOCK bits [3:0] in register CFG\_C, configure the lock mode. When MEM\_LOCK is set to 3 (decimal), write access to the EEPROM is disabled, write access to the volatile memory is enabled, and read access to the entire memory is enabled. When MEM\_LOCK is set to 6 (decimal), write access to the device is disabled and read access to the entire memory is enabled. When MEM\_LOCK is set to 12 (decimal), all write and read access to the device is disabled. The remaining MEM\_LOCK settings allow full read and write access to the device memory.

### **EEPROM Margin Checking**

The A31102 contains a test mode, EEPROM Margining, to check the logic levels of the EEPROM bits. The EEPROM margining is accessible with customer access. The EEPROM margining is selectable to check all logic 1, logic 0, or both. The results of the test are reported back in EEPROM registers 0x41, 0x42, and 0x43. Note that a fail of the margin test does not force the output to a diagnostic state.

**Table 23: Customer Access Code** 

| Name     | Conditions  | For           | mat        |
|----------|-------------|---------------|------------|
| Name     | Conditions  | Address (Hex) | Data (Hex) |
| Customer | COMM_EN = 0 | 0x44          | 0xC41797E0 |
| Customer | COMM_EN = 1 | 0x44          | 0xC41797E1 |



# Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

### **EEPROM MEMORY MAP (NONVOLATILE)**

### **Table 24: EEPROM Memory Map (nonvolatile)**

| Type <sup>[1]</sup>                    | Group       | Register<br>Name | Addr        | Field Name    | Description                                                           | Access                                                                                             | Size      | MSB | LSB |       |                                                                    |    |   |  |    |
|----------------------------------------|-------------|------------------|-------------|---------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------|-----|-----|-------|--------------------------------------------------------------------|----|---|--|----|
|                                        |             |                  |             | FACTORY_LOT   | Factory Lot Number                                                    | ro                                                                                                 | 16        | 15  | 0   |       |                                                                    |    |   |  |    |
|                                        |             | WLOT_F           | 0x00        | FACTORY_WAFER | Factory Wafer Number                                                  | ro                                                                                                 | 6         | 21  | 16  |       |                                                                    |    |   |  |    |
|                                        |             |                  |             | unused        |                                                                       | ro                                                                                                 | 4         | 25  | 22  |       |                                                                    |    |   |  |    |
|                                        |             |                  |             | X_DIE_LOC     | 8-bit X die location                                                  | ro                                                                                                 | 8         | 7   | 0   |       |                                                                    |    |   |  |    |
|                                        | ID CFG      | ID_F             | 0x01        | Y_DIE_LOC     | 8-bit Y die location                                                  | ro                                                                                                 | 8         | 15  | 8   |       |                                                                    |    |   |  |    |
|                                        | ID_CFG      |                  |             | unused        |                                                                       | ro                                                                                                 | 10        | 25  | 16  |       |                                                                    |    |   |  |    |
|                                        |             |                  |             | CUST_ID       | Bits reserved for customer ID                                         | rw                                                                                                 | 22        | 21  | 0   |       |                                                                    |    |   |  |    |
|                                        |             | ID C             | 000         | DIE_ADDR_0    | Die address for Manchester communication and Shared SENT              | rw                                                                                                 | 1         |     | 22  |       |                                                                    |    |   |  |    |
|                                        |             | ID_C             | 0x02        | DIE_ADDR_1    | Die address for Manchester communication and Shared SENT              | rw                                                                                                 | 1         |     | 23  |       |                                                                    |    |   |  |    |
|                                        |             |                  |             | unused        |                                                                       | rw                                                                                                 | 2         | 25  | 24  |       |                                                                    |    |   |  |    |
|                                        |             |                  |             | SENS_C        | Customer Sensitivity trim (fine)                                      | rw                                                                                                 | 11        | 10  | 0   |       |                                                                    |    |   |  |    |
|                                        |             |                  |             | unused        |                                                                       | rw                                                                                                 | 1         |     | 11  |       |                                                                    |    |   |  |    |
| EEPROM<br>(continued on the next page) | _           | SENS_TRIM_C      | SENS_TRIM_C | 0x03          | SENSM_C                                                               | Customer Sensitivity trim (coarse) multiplier: 0: 1× 1: 2× 2: 4× 3: 8× 4: 16× 5: 32× 6: 32× 7: 32× | rw        | 3   | 14  | 12    |                                                                    |    |   |  |    |
| EEPROM<br>d on the ne                  |             |                  |             |               |                                                                       |                                                                                                    |           |     |     | POL_C | Magnetic sensitivity polarity (0 = + south pole, 1 = - south pole) | rw | 1 |  | 15 |
| tinuec                                 | SENS_C      |                  |             |               | unused                                                                |                                                                                                    | rw        | 10  | 25  | 16    |                                                                    |    |   |  |    |
| (coi                                   |             |                  |             | SENSTC1_HOT_C | 1st order customer sensitivity temperature compensation, room to hot  | rw                                                                                                 | 11        | 10  | 0   |       |                                                                    |    |   |  |    |
|                                        |             | 05110704 0       |             | unused        |                                                                       | rw                                                                                                 | 1         |     | 11  |       |                                                                    |    |   |  |    |
|                                        |             | SENSTC1_C        | 0x04        | SENSTC1_CLD_C | 1st order customer sensitivity temperature compensation, room to cold | rw                                                                                                 | 11        | 22  | 12  |       |                                                                    |    |   |  |    |
|                                        |             |                  |             | unused        |                                                                       | rw                                                                                                 | 3         | 25  | 23  |       |                                                                    |    |   |  |    |
|                                        |             |                  |             | SENSTC2_HOT_C | 2nd order customer sensitivity temperature compensation, room to hot  | rw                                                                                                 | 10        | 9   | 0   |       |                                                                    |    |   |  |    |
|                                        |             |                  |             | unused        |                                                                       | rw                                                                                                 | 2         | 11  | 10  |       |                                                                    |    |   |  |    |
|                                        |             | SENSTC2_C        | 0x05        | SENSTC2_CLD_C | 2nd order customer sensitivity temperature compensation, room to cold | rw                                                                                                 | 10        | 21  | 12  |       |                                                                    |    |   |  |    |
|                                        |             |                  |             | unused        |                                                                       | rw                                                                                                 | 10        | 31  | 22  |       |                                                                    |    |   |  |    |
|                                        |             |                  |             | QO_C          | Customer Quiescent Output (QO) adjustment (fine)                      | rw                                                                                                 | 18        | 17  | 0   |       |                                                                    |    |   |  |    |
|                                        | QOUT_C QO_1 | QO_TRIM_C        | 0x06        | unused        |                                                                       | rw                                                                                                 | 8         | 25  | 18  |       |                                                                    |    |   |  |    |
|                                        |             |                  |             | QOTC_HOT_C    | 1st order QO temperature compensation, room to hot                    | rw                                                                                                 | 12        | 11  | 0   |       |                                                                    |    |   |  |    |
|                                        |             | QOTC_C           | 0x07        | QOTC_CLD_C    | 1st order QO temperature compensation, room to cold                   | rw                                                                                                 | 12        | 23  | 12  |       |                                                                    |    |   |  |    |
|                                        |             |                  |             | unused        |                                                                       | rw                                                                                                 | 2         | 25  | 24  |       |                                                                    |    |   |  |    |
|                                        |             |                  |             | CLAMPH        | High Clamp                                                            | rw                                                                                                 | 12        | 11  | 0   |       |                                                                    |    |   |  |    |
|                                        |             | CLAMP_C          | CLAMP_C     | CLAMP_C       | 0x08                                                                  | CLAMPL                                                                                             | Low Clamp | rw  | 12  | 23    | 12                                                                 |    |   |  |    |
|                                        |             |                  |             | unused        | _                                                                     | rw                                                                                                 | 2         | 25  | 24  |       |                                                                    |    |   |  |    |



**Table 24: Memory Address Map (continued)** 

| Type <sup>[1]</sup> | Group               | Register<br>Name | Addr      | Field Name                                 | Description                                                                                                                                                                                                                                                                                                                                                                                              | Access                                                                                                                                                  | Size                                                                                                                                  | MSB   | LSB   |       |       |      |             |                                                                                                           |    |   |    |    |
|---------------------|---------------------|------------------|-----------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|------|-------------|-----------------------------------------------------------------------------------------------------------|----|---|----|----|
|                     |                     |                  |           | MEM_LOCK                                   | 0, 1, 2, 4, 5, 7, 8, 9, 10, 11, 13, 14, and 15 - Write and read access permitted.  3 - EPROM Lock: Prevents writes to EEPROM but all volatile registers including shadow can be written. All registers and EEPROM can be read.  6 - Write Lock: Prevents writing anything to either EEPROM or registers. All registers and EEPROM can still be read.  12 - Full Lock: Prevents all access to the device. | rw                                                                                                                                                      | 4                                                                                                                                     | 3     | 0     |       |       |      |             |                                                                                                           |    |   |    |    |
|                     |                     |                  |           | OUTDRV_SEL                                 | Adjustment for the output fall time.                                                                                                                                                                                                                                                                                                                                                                     | rw                                                                                                                                                      | 3                                                                                                                                     | 6     | 4     |       |       |      |             |                                                                                                           |    |   |    |    |
|                     |                     |                  |           | SENT_HYST_CFG                              | Adjustment for the SENT trigger thresholds.                                                                                                                                                                                                                                                                                                                                                              | rw                                                                                                                                                      | 2                                                                                                                                     | 8     | 7     |       |       |      |             |                                                                                                           |    |   |    |    |
|                     |                     |                  |           | POR_DIAG_MODE                              | Output response after UVD detection 0: Output active immediately. 1: UVD error is latched until signal path is 97% settled.                                                                                                                                                                                                                                                                              | rw                                                                                                                                                      | 1                                                                                                                                     |       | 9     |       |       |      |             |                                                                                                           |    |   |    |    |
|                     |                     |                  |           |                                            |                                                                                                                                                                                                                                                                                                                                                                                                          | CFG_SPCMIN_ADJ                                                                                                                                          | Determines minimum low time for detecting an SSENT, Long Trigger Mode, F_OUTPUT command. 0: 7 ticks 1: 8 ticks 2: 9 ticks 3: 10 ticks | rw    | 2     | 11    | 10    |      |             |                                                                                                           |    |   |    |    |
|                     | CFG_C               |                  | SPDIAG_EN | Enables Signal Path Diagnostic monitoring. | rw                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                                                                                                                                       |                                                                                                                                       | 12    |       |       |       |      |             |                                                                                                           |    |   |    |    |
|                     |                     | CFG_C            | CFG_C     | CFG_C                                      | CFG_C                                                                                                                                                                                                                                                                                                                                                                                                    | CFG_C                                                                                                                                                   | CFG_C                                                                                                                                 | CFG_C | CFG C | CFG C | CFG_C | 0x09 | SPDIAG_RATE | Internal Sampling Ratio for the Signal Path Diagnostic signal. 0: 2:1 1: 4:1 2: 8:1 3: 16:1 (recommended) | rw | 2 | 14 | 13 |
| EEPROM (continued)  |                     |                  |           | SPERR_CFG                                  | Configure the signal path error reporting 0: Default, signal path error reporting is on 1: Prevent internal digital monitor from reporting errors 2: Prevent diagnostic signal path monitor from reporting errors (recommended) 3: Prevent both internal digital and diagnostic signal path from reporting errors                                                                                        | rw                                                                                                                                                      | 2                                                                                                                                     | 16    | 15    |       |       |      |             |                                                                                                           |    |   |    |    |
| EEPRO               |                     |                  |           |                                            | DIAG_MODE                                                                                                                                                                                                                                                                                                                                                                                                | Default outputs a message in PWM / SENT     Outputs is high Z for all diagnostic errors. Only supported when VOUT is configured for PWM, outmsg_mode=0. | rw                                                                                                                                    | 1     |       | 17    |       |      |             |                                                                                                           |    |   |    |    |
|                     |                     |                  |           | Reserved                                   |                                                                                                                                                                                                                                                                                                                                                                                                          | rw                                                                                                                                                      | 1                                                                                                                                     |       | 18    |       |       |      |             |                                                                                                           |    |   |    |    |
|                     |                     |                  |           | BLOCK_VOLATILE_<br>OUTPUT                  | Disables volatile register outputs during normal operation                                                                                                                                                                                                                                                                                                                                               | rw                                                                                                                                                      | 1                                                                                                                                     |       | 19    |       |       |      |             |                                                                                                           |    |   |    |    |
|                     |                     |                  |           | UVD_DIS                                    | Undervoltage errors will be reported     Prevent undervoltage detection from reporting errors at the output                                                                                                                                                                                                                                                                                              | rw                                                                                                                                                      | 1                                                                                                                                     |       | 20    |       |       |      |             |                                                                                                           |    |   |    |    |
|                     |                     |                  |           | OVD_DIS                                    | Overvoltage errors will be reported     Prevent overvoltage detection from reporting errors at the output                                                                                                                                                                                                                                                                                                | rw                                                                                                                                                      | 1                                                                                                                                     |       | 21    |       |       |      |             |                                                                                                           |    |   |    |    |
|                     |                     |                  |           | OTMP_DIS                                   | Overtemperature errors will be reported     Prevent overtemperature monitor from reporting errors at the output                                                                                                                                                                                                                                                                                          | rw                                                                                                                                                      | 1                                                                                                                                     |       | 22    |       |       |      |             |                                                                                                           |    |   |    |    |
|                     |                     |                  |           | OOR_DIS                                    | Magnetic signal out-of-range errors will be reported     Prevent out-of-range monitor from reporting errors at the output                                                                                                                                                                                                                                                                                | rw                                                                                                                                                      | 1                                                                                                                                     |       | 23    |       |       |      |             |                                                                                                           |    |   |    |    |
|                     |                     |                  |           | unused                                     |                                                                                                                                                                                                                                                                                                                                                                                                          | rw                                                                                                                                                      | 2                                                                                                                                     | 25    | 24    |       |       |      |             |                                                                                                           |    |   |    |    |
|                     |                     | LIN0_C           | 0x0A      | LINT00                                     | Linearization Table entry 0                                                                                                                                                                                                                                                                                                                                                                              | rw                                                                                                                                                      | 13                                                                                                                                    | 12    | 0     |       |       |      |             |                                                                                                           |    |   |    |    |
|                     |                     | LINU_C           | UXUA      | LINT01                                     | Linearization Table entry 1                                                                                                                                                                                                                                                                                                                                                                              | rw                                                                                                                                                      | 13                                                                                                                                    | 25    | 13    |       |       |      |             |                                                                                                           |    |   |    |    |
|                     | LIN_C<br>(continued | LIN1 C           | 0x0B      | LINT02                                     | Linearization Table entry 2                                                                                                                                                                                                                                                                                                                                                                              | rw                                                                                                                                                      | 13                                                                                                                                    | 12    | 0     |       |       |      |             |                                                                                                           |    |   |    |    |
|                     | on next<br>page)    | LINI_C           | UXUB      | LINT03                                     | Linearization Table entry 3                                                                                                                                                                                                                                                                                                                                                                              | rw                                                                                                                                                      | 13                                                                                                                                    | 25    | 13    |       |       |      |             |                                                                                                           |    |   |    |    |
|                     | p=9=/               | LIN2_C           | 0x0C      | LINT04                                     | Linearization Table entry 4                                                                                                                                                                                                                                                                                                                                                                              | rw                                                                                                                                                      | 13                                                                                                                                    | 12    | 0     |       |       |      |             |                                                                                                           |    |   |    |    |
|                     | LIN                 |                  | UAUC      | LINT05                                     | Linearization Table entry 5                                                                                                                                                                                                                                                                                                                                                                              | rw                                                                                                                                                      | 13                                                                                                                                    | 25    | 13    |       |       |      |             |                                                                                                           |    |   |    |    |

**Table 24: Memory Address Map (continued)** 

| Type <sup>[1]</sup> | Group               | Register<br>Name                         | Addr             | Field Name                   | Description                                                                                        |                                                                                                           | Size                                                                                                                                                                                                                                                                                                     | MSB         | LSB                                                                                                       |    |             |                                                                                                                                                                                        |    |   |   |   |
|---------------------|---------------------|------------------------------------------|------------------|------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------|----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---|---|---|
|                     |                     | LIN3 C                                   | 0x0D             | LINT06                       | Linearization Table entry 6                                                                        | rw                                                                                                        | 13                                                                                                                                                                                                                                                                                                       | 12          | 0                                                                                                         |    |             |                                                                                                                                                                                        |    |   |   |   |
|                     |                     | LINS_C                                   | UXUD             | LINT07                       | Linearization Table entry 7                                                                        |                                                                                                           | 13                                                                                                                                                                                                                                                                                                       | 25          | 13                                                                                                        |    |             |                                                                                                                                                                                        |    |   |   |   |
|                     |                     | LIN4_C                                   | 0x0E             | LINT08                       | Linearization Table entry 8                                                                        | rw                                                                                                        | 13                                                                                                                                                                                                                                                                                                       | 12          | 0                                                                                                         |    |             |                                                                                                                                                                                        |    |   |   |   |
|                     |                     | LIN4_C                                   | UXUE             | LINT09                       | Linearization Table entry 9                                                                        | rw                                                                                                        | 13                                                                                                                                                                                                                                                                                                       | 25          | 13                                                                                                        |    |             |                                                                                                                                                                                        |    |   |   |   |
|                     |                     | LIN5_C                                   | 0x0F             | LINT10                       | Linearization Table entry 10                                                                       | rw                                                                                                        | 13                                                                                                                                                                                                                                                                                                       | 12          | 0                                                                                                         |    |             |                                                                                                                                                                                        |    |   |   |   |
|                     |                     | LIND_C                                   | UXUF             | LINT11                       | Linearization Table entry 11                                                                       | rw                                                                                                        | 13                                                                                                                                                                                                                                                                                                       | 25          | 13                                                                                                        |    |             |                                                                                                                                                                                        |    |   |   |   |
|                     |                     | LING                                     | 0x10             | LINT12                       | Linearization Table entry 12                                                                       | rw                                                                                                        | 13                                                                                                                                                                                                                                                                                                       | 12          | 0                                                                                                         |    |             |                                                                                                                                                                                        |    |   |   |   |
|                     | LIN6_C              | UXIU                                     | LINT13           | Linearization Table entry 13 | rw                                                                                                 | 13                                                                                                        | 25                                                                                                                                                                                                                                                                                                       | 13          |                                                                                                           |    |             |                                                                                                                                                                                        |    |   |   |   |
|                     |                     | LIN7_C                                   | 0x11             | LINT14                       | Linearization Table entry 14                                                                       | rw                                                                                                        | 13                                                                                                                                                                                                                                                                                                       | 12          | 0                                                                                                         |    |             |                                                                                                                                                                                        |    |   |   |   |
|                     | LIN7_C              | UXII                                     | LINT15           | Linearization Table entry 15 | rw                                                                                                 | 13                                                                                                        | 25                                                                                                                                                                                                                                                                                                       | 13          |                                                                                                           |    |             |                                                                                                                                                                                        |    |   |   |   |
|                     |                     |                                          |                  | LINT16                       | Linearization Table entry 16                                                                       | rw                                                                                                        | 13                                                                                                                                                                                                                                                                                                       | 12          | 0                                                                                                         |    |             |                                                                                                                                                                                        |    |   |   |   |
|                     | LIN_C               |                                          |                  | LINT_E                       | 0: Bypass linearization table 1: Enable valid linearization table                                  | rw                                                                                                        | 1                                                                                                                                                                                                                                                                                                        |             | 13                                                                                                        |    |             |                                                                                                                                                                                        |    |   |   |   |
|                     | EEF'ROM (contained) | LIN8_C                                   | LIN8_C           |                              | LINT_BIN_E                                                                                         | C: Linearization mode functions normally if enabled by LINT_E     Enable bin mode for linearization table | rw                                                                                                                                                                                                                                                                                                       | 1           |                                                                                                           | 14 |             |                                                                                                                                                                                        |    |   |   |   |
|                     |                     |                                          |                  | 0x12                         | LINT_OUT_INV                                                                                       | Normal output of linearization table     Invert output of linearization table                             | rw                                                                                                                                                                                                                                                                                                       | 1           |                                                                                                           | 15 |             |                                                                                                                                                                                        |    |   |   |   |
| (p                  |                     |                                          |                  | LINT_IN_INV                  | Normal input to linearization table     Invert input of linearization table                        | rw                                                                                                        | 1                                                                                                                                                                                                                                                                                                        |             | 16                                                                                                        |    |             |                                                                                                                                                                                        |    |   |   |   |
| ntinue              |                     |                                          |                  | LINT_BIN_HYST                | Hysteresis for linearization bin mode                                                              | rw                                                                                                        | 8                                                                                                                                                                                                                                                                                                        | 24          | 17                                                                                                        |    |             |                                                                                                                                                                                        |    |   |   |   |
| 00) W               |                     |                                          |                  | LIN_SCALAR                   | Increase error range for Linearization Table entries                                               | rw                                                                                                        | 1                                                                                                                                                                                                                                                                                                        |             | 25                                                                                                        |    |             |                                                                                                                                                                                        |    |   |   |   |
| PRO                 |                     |                                          |                  | PLIN_SENS                    | Post Linearization sensitivity adjustment                                                          | rw                                                                                                        | 12                                                                                                                                                                                                                                                                                                       | 11          | 0                                                                                                         |    |             |                                                                                                                                                                                        |    |   |   |   |
| Ш                   |                     | POST_LIN_C                               | 0x13             | 0x13                         | 0x13                                                                                               | 0x13                                                                                                      | 0x13                                                                                                                                                                                                                                                                                                     | PLIN_QVO    | Post Linearization offset adjustment                                                                      | rw | 12          | 23                                                                                                                                                                                     | 12 |   |   |   |
|                     |                     |                                          |                  | unused                       |                                                                                                    | rw                                                                                                        | 2                                                                                                                                                                                                                                                                                                        | 25          | 24                                                                                                        |    |             |                                                                                                                                                                                        |    |   |   |   |
|                     |                     |                                          |                  |                              |                                                                                                    |                                                                                                           |                                                                                                                                                                                                                                                                                                          |             |                                                                                                           |    | OUTMSG_MODE | 0: PWM 1: SENT, Internal Synchronous Mode 2: TSENT, External Asynchronous Mode 3: SSENT, Long Trigger Mode 4: SSENT, Short Trigger Mode 5: ASENT 6-7: TSENT, External Synchronous Mode | rw | 3 | 2 | 0 |
|                     |                     |                                          |                  | SENT_PWM_RATE                | Specifies the frequency of the SENT or PWM message. This is shown in Table 15.                     | rw                                                                                                        | 5                                                                                                                                                                                                                                                                                                        | 7           | 3                                                                                                         |    |             |                                                                                                                                                                                        |    |   |   |   |
|                     |                     | OUT_CFG_C<br>(continued on<br>next page) | (continued on    | (continued on                | (continued on                                                                                      | (continued on                                                                                             | continued on next                                                                                                                                                                                                                                                                                        | TRIGGER_CFG | Adjust the minimum trigger length 0: $2.5~\mu s$ 1: $5~\mu s$ 2: $10~\mu s$ 3: $0.5~\mu s$ 3: $0.5~\mu s$ | rw | 2           | 9                                                                                                                                                                                      | 8  |   |   |   |
|                     |                     |                                          | next page) page) |                              | SEN_CRC_CFG                                                                                        | Determines if the SCN is included in the SENT CRC 0: SCN is not included CRD 1: SCN included in CRC       | rw                                                                                                                                                                                                                                                                                                       | 1           |                                                                                                           | 10 |             |                                                                                                                                                                                        |    |   |   |   |
|                     |                     |                                          |                  | SENT_DATA_CFG                | Only valid for SENT modes. Number and format of data nibbles in SENT frame. see Table 12 SENT Data | rw                                                                                                        | 3                                                                                                                                                                                                                                                                                                        | 13          | 11                                                                                                        |    |             |                                                                                                                                                                                        |    |   |   |   |
|                     |                     |                                          |                  |                              |                                                                                                    | SENT_SCN_CFG                                                                                              | Selects bits for SCN[3:2]. Only valid for SENT output mode. 0: Enables the slow serial message stream.  1: Disables the slow serial message stream. SCN bits [3:2] = 0  2: Disables the slow serial message stream. SCN bits [3:2] = [DIE_ADDR_1:DIE_ADDR_0]  3: Enables the slow serial message stream. | rw          | 2                                                                                                         | 15 | 14          |                                                                                                                                                                                        |    |   |   |   |

**Table 24: Memory Address Map (continued)** 

| Type <sup>[1]</sup> | Group                                 | Register<br>Name | Addr          | Field Name           | Description                                                                                                                                                                                                         | Access | Size | MSB | LSB |
|---------------------|---------------------------------------|------------------|---------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|-----|-----|
|                     |                                       |                  |               | CFG_MAX_<br>SENSOR   | Highest sensor number on the bus for SSENT                                                                                                                                                                          | rw     | 2    | 17  | 16  |
|                     |                                       |                  |               | AUX_CMD_DIS          | Disables 2-wire Manchester communication.                                                                                                                                                                           | rw     | 1    |     | 18  |
|                     |                                       |                  |               | CFG_NO_SAMPLE        | F_SAMPLE will cause the sensor to sample and hold magnetic data     F_SAMPLE will not create a sample and hold of the magnetic data                                                                                 | rw     | 1    |     | 19  |
|                     |                                       |                  |               | CFG_FSAMPLE_<br>ADR  | F_SAMPLE will not address the sensor     F_SAMPLE will be an addressing (frame request) as well as a sample and hold request                                                                                        | rw     | 1    |     | 20  |
|                     |                                       | OUT_CFG_C        | 0x14          | CFG_IDLE_SYNC        | O: A bus idle will not resynchronize the sensors     For SSENT Short or Long, a bus idle time of > 510 ticks will act as an F_SYNC pulse                                                                            | rw     | 1    |     | 21  |
| ntinued)            |                                       | (continued)      | (cont.)       | CFG_POR_<br>OFFLINE  | O: The sensor will come online after a power-on reset  1: the sensor will be in OFFLINE mode following a power-on reset (but not a reset that is not also power-on) and will require an F_SYNC pulse to come online | rw     | 1    |     | 22  |
| EEPROM (continued)  |                                       |                  |               | CFG_SLOT_<br>MARKING | SSENT will not include slot marking times     for SSENT, the slot marking times will be applied prior to the start of a frame                                                                                       | rw     | 1    |     | 23  |
| EEP                 |                                       |                  |               | CFG_SLOT_SYNC        | Slot marking will not resynchronize the slot counter     for SSENT and CFG_SLOT_MARKING=1, then the sequencer will use the slot marking to synchronize the slot counter                                             | rw     | 1    |     | 24  |
|                     |                                       |                  |               | CFG_ZERO_<br>SAMPLE  | O: A sample and hold will only be requested using an F_SAMPLE pulse 1: For SSENT, a sample_and_hold will be requested when the slot counter is 0                                                                    | rw     | 1    |     | 25  |
|                     |                                       |                  |               | BW_SEL               | Bandwidth selection for IIR filter, or maximum code (minimum bandwidth) for the adaptive filter.                                                                                                                    | rw     | 3    | 2   | 0   |
|                     |                                       | FILTER           | 0.45          | BW_SEL_MIN           | Selects the minimum bw_sel code (maximum bandwidth) for the adaptive filter                                                                                                                                         | rw     | 3    | 5   | 3   |
|                     |                                       | CFG_C            | 0x15          | FILT_ADA_GAIN        | Adaptive filter gain parameter                                                                                                                                                                                      | rw     | 3    | 8   | 6   |
|                     |                                       |                  |               | unused               |                                                                                                                                                                                                                     | rw     | 17   | 25  | 9   |
|                     |                                       | Reserved         | 0x15-<br>0x1F |                      | Addresses 0x22 through 0x3F are reserved for shadow memory, a volatile representation of EEPROM. 0x22 is shadow from 0x02.                                                                                          |        |      |     |     |
| SHADOW              |                                       |                  | 0x22-<br>0x3F |                      | Addresses 0x22 through 0x3F are reserved for shadow memory, a volatile representation of EEPROM. 0x22 is shadow from 0x02.                                                                                          |        |      |     |     |
|                     |                                       |                  |               | OUT_DIS              | 0: No effect<br>1: test mode to disable output                                                                                                                                                                      | rw     | 1    |     | 0   |
| je)                 |                                       | TEST_C           | 0x40          | MANCH_COMM_<br>EN    | Allows for serial communication without raising $V_{CC}$<br>0: Default mode. $V_{CC}$ must be raised to allow serial communication<br>1: Serial communication can occur with $V_{CC}$ at nominal operating level    | rw     | 1    |     | 22  |
| xt baí              |                                       | EE_DATA_C        | 0x41          | EE_DATA              | If margin or self test fails this is the failed data read from EEPROM.                                                                                                                                              | rw     | 26   | 25  | 0   |
| the ne              |                                       |                  |               | EE_DBE_FLAG          | Dual Bit Error Flag. Latched and held high when a dbe has occurred.                                                                                                                                                 | rw     | 1    |     | 0   |
| d on 1              |                                       |                  |               | EE_SBE_FLAG          | Single Bit Error Flag. Latched and held high when a sbe has occurred.                                                                                                                                               | rw     | 1    |     | 1   |
| ntinue              | VOLATILE (confinued on the next page) |                  |               | EE_ERR               | Indicates an EEPROM write error occurred. This bit is latch and hold with clear on read.                                                                                                                            | rc     | 1    |     | 2   |
| E (co               |                                       |                  |               | EE_ERR_STATUS        | When ee_err is asserted this parameter contains a factory error code for the aborted EEPROM write transaction.                                                                                                      | го     | 5    | 7   | 3   |
| VOLATIL             |                                       | EE_STATUS_C      | 0x42          | EE_ADDR              | Reflects the read/write address to the EEPROM. This allows for a manual write to the EEPROM or will contain data read from the EEPROM if margining or self check fails.                                             | rw     | 5    | 12  | 8   |
|                     |                                       |                  |               | EE_ECC               | Reflects bits [29:24] to be written to the EEPROM or read from the EEPROM. This allows for a manual write to the EEPROM or will contain data read from the EEPROM if magining or self check fails.                  | rw     | 6    | 18  | 13  |
|                     |                                       |                  |               | CP_ERR               | High to indicate an error occurred during charge pump ramp. EE_ERR_STATUS stores information about the error.                                                                                                       | rc     | 1    |     | 19  |

**Table 24: Memory Address Map (continued)** 

| Type <sup>[1]</sup>  | Group                            | Register<br>Name  | Addr          | Field Name                                                                                                                                                                                                                                                                                                                                  | Description                                                                                                                                                                                                                                | Access | Size | MSB | LSB |
|----------------------|----------------------------------|-------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|-----|-----|
|                      |                                  |                   |               | EE_LOOP                                                                                                                                                                                                                                                                                                                                     | When set margin test will loop until an error is detected.                                                                                                                                                                                 |        | 1    |     | 13  |
|                      |                                  |                   |               | EE_TEST_ADDR                                                                                                                                                                                                                                                                                                                                | Optional start address for margin test.                                                                                                                                                                                                    |        | 5    | 11  | 7   |
|                      |                                  |                   |               | EE_USE_TEST_<br>ADDR                                                                                                                                                                                                                                                                                                                        | Set bit to specify start address for margin test. 0: Margin test will start at the address 0 1: Margin test will start at address set in EE_TEST_ADDR                                                                                      | rw     | 1    |     | 6   |
|                      |                                  |                   |               | MARGIN_MIN_<br>MAX_FAIL                                                                                                                                                                                                                                                                                                                     | If margining fails, this bit indicates if the min or max reference failed. 0: Min margining failed. 1: Max margining failed.                                                                                                               | ro     | 1    |     | 5   |
|                      |                                  | MARG_TST_C        | 0x43          | MARGIN_STATUS                                                                                                                                                                                                                                                                                                                               | Bits are cleared after a read or reset.  0: Reset condition (no result from margin testing)  1: Pass, no failure detected during margin testing  2: Fail, failure detected during margin testing  3: Running, margin test is still running | ro     | 2    | 4   | 3   |
|                      |                                  |                   |               | MARGIN_NO_MIN                                                                                                                                                                                                                                                                                                                               | Does not perform minimum margin testing 0: Margining done a min voltage. 1: No margining at min voltage                                                                                                                                    | rw     | 1    |     | 2   |
|                      |                                  |                   |               | MARGIN_NO_MAX                                                                                                                                                                                                                                                                                                                               | Does not perform maximum margin testing 0: Margining done a max voltage. 1: No margining at max voltage.                                                                                                                                   | rw     | 1    |     | 1   |
|                      |                                  |                   |               | MARGIN_START                                                                                                                                                                                                                                                                                                                                | Write to 1 to start margin testing. If EE_LOOP is low, this bit will self clear when address 0x1F is reached. If EE_LOOP is high, this bit must be written to 0 to stop test. This bit always clears on a fail.                            | rw     | 1    |     | 0   |
| inued                | ACCESS                           |                   | 0x44          | CUST_ACCESS                                                                                                                                                                                                                                                                                                                                 | Indicates customer access enabled                                                                                                                                                                                                          | ro     | 1    |     | 0   |
| (cont                |                                  | ACCESS            | UX44          | reserved                                                                                                                                                                                                                                                                                                                                    | reserved for factory information                                                                                                                                                                                                           | ro     | 31   | 31  | 1   |
| VOLATILE (continued) | ERR_<br>STATUS_C 0x45 DIAG_REG_C |                   | DIAG_REG_C    | Status bits to report diagnostic errors. 0 = no errors Bit [0] = 1: EEPROM Dual Bit Error Bit [1] = 1: Unused Bit [2] = 1: Signal Path Diagnostic Error Bit [3] = 1: Undervoltage Error Bit [4] = 1: Overvoltage Error Bit [5] = 1: Overentage Error Bit [6] = 1: Signal Out of Range Low Error Bit [7] = 1: Signal Out of Range High Error | rw                                                                                                                                                                                                                                         | 8      | 23   | 16  |     |
|                      |                                  |                   |               | BYP_TRIM_C                                                                                                                                                                                                                                                                                                                                  | No effect     Bypass Customer Sensitivity and Offset trim                                                                                                                                                                                  | rw     | 1    |     | 0   |
|                      |                                  |                   |               | BYP_TC_C                                                                                                                                                                                                                                                                                                                                    | No effect     Bypass Customer sensitivity and offset temp. compensation                                                                                                                                                                    | rw     | 1    |     | 1   |
|                      |                                  | SIGPATH_<br>BYP_C | 0x46          | BYP_LIN                                                                                                                                                                                                                                                                                                                                     | No effect     Bypass Linearization block                                                                                                                                                                                                   | rw     | 1    |     | 2   |
|                      | SIGPATH_C                        |                   |               | BYP_PLIN                                                                                                                                                                                                                                                                                                                                    | No effect     Bypass Post-Linearization Trim block                                                                                                                                                                                         | rw     | 1    |     | 3   |
|                      |                                  |                   |               | BYP_CLAMP                                                                                                                                                                                                                                                                                                                                   | 0: No effect<br>1: Bypass Clamp block                                                                                                                                                                                                      | rw     | 1    |     | 4   |
|                      |                                  | TEMP_OUT_C        | 0x47          | TEMP_OUT                                                                                                                                                                                                                                                                                                                                    | Output of Temp Sensor Trim block; Temperature (°C) = TEMP_OUT / 8 + 25°C                                                                                                                                                                   | ro     | 12   | 11  | 0   |
|                      |                                  | MAG_OUT_C         | 0x48          | MAG_OUT                                                                                                                                                                                                                                                                                                                                     | Output of the magnetic signal path                                                                                                                                                                                                         | ro     | 16   | 15  | 0   |
|                      |                                  | Reserved          | 0x49-<br>0X59 |                                                                                                                                                                                                                                                                                                                                             | Addresses 0x49 through 0x59 reserved for factory use                                                                                                                                                                                       |        |      |     |     |

<sup>[1]</sup> All EEPROM addresses contain 32 bits. Bits 26 through 31 are used for EEPROM diagnostics. For more information see Application Information, EEPROM Diagnostics.



### PROGRAMMABLE PARAMETER REFERENCE

Table 25: DIE\_ADDR\_0: Address 0x02, bit 22 DIE\_ADDR\_1: Address 0x02, bit 23

| Function         | Sets address of the   | e die for SENT and A                       | ddressable Manche      | ster                                                                   |           |  |
|------------------|-----------------------|--------------------------------------------|------------------------|------------------------------------------------------------------------|-----------|--|
| Syntax           | Quantity of bits 2 (  | Quantity of bits 2 (1 for each parameter)  |                        |                                                                        |           |  |
| Related Commands | OUTMSG_MODE           | , SENT_SCN_CFG                             |                        |                                                                        |           |  |
| Values           |                       | DIE_ADDR_1                                 | DIE_ADDR_0             | Device Address                                                         |           |  |
|                  |                       | 0                                          | 0                      | 0                                                                      |           |  |
|                  |                       | 0                                          | 1                      | 1                                                                      |           |  |
|                  |                       | 1                                          | 0                      | 2                                                                      |           |  |
|                  |                       | 1                                          | 1                      | 3                                                                      |           |  |
|                  | to different device a | addresses to avoid o<br>default programmir | onflict in addressable | ous, they must first be<br>e Manchester and Sh<br>ed to device address | ared SENT |  |
| Options          |                       |                                            |                        |                                                                        |           |  |

### Table 26: BW\_SEL: Address 0x15, bits 2:0

| Function         | Sets the 3 dB frequency of the magnetic signal path filter used to reduce noise on the output                        |
|------------------|----------------------------------------------------------------------------------------------------------------------|
| Syntax           | Quantity of bits: 3                                                                                                  |
| Related Commands | FILT_ADA_GAIN, BW_SEL_MIN                                                                                            |
| Values           | Code: Typical 3 dB (Hz)<br>0: 8500 Hz, 1: 6660 Hz, 2: 3330 Hz, 3: 1520 Hz, 4: 733 Hz, 5: 360 Hz, 6: 179 Hz, 7: 89 Hz |
| Options          | The settings of BW_SEL_MIN correspond with the BW_SEL values.                                                        |

### Table 27: CLAMPH: Address 0x08, bits 11:0

| Function         | Sets level for the upper output clamp                                                                                                |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| Syntax           | Quantity of bits: 12<br>Inverted, unsigned                                                                                           |
| Related Commands | CLAMPL                                                                                                                               |
| Values           | 0x0: Default, Upper output clamp is at OUT <sub>CLP(HIGH)</sub> (max) 0xFFF: Upper output clamp is at OUT <sub>CLP(HIGH)</sub> (min) |
| Options          |                                                                                                                                      |
| Examples         | See Clamp                                                                                                                            |



### Table 28: CLAMPL: Address 0x08, bits 23:12

| Function         | Sets level for the lower output clamp                                                                                              |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------|--|
| Syntax           | Quantity of bits: 12                                                                                                               |  |
| unsigned         |                                                                                                                                    |  |
| Related Commands | CLAMPH                                                                                                                             |  |
| Values           | 0x0: Default, lower output clamp is at OUT <sub>CLP(LOW)</sub> (min) 0xFFF: Upper output clamp is at OUT <sub>CLP(LOW)</sub> (max) |  |
| Options          |                                                                                                                                    |  |
| Examples         | See Clamp                                                                                                                          |  |

### Table 29: SENT\_PWM\_RATE: Address 0x14, bits 7:3

| Function         | Sets the PWM frequency or SENT Tick Time.                   |  |
|------------------|-------------------------------------------------------------|--|
| Syntax           | Quantity of bits: 5                                         |  |
| Related Commands | OUTMSG_MODE                                                 |  |
| Values           | Refer to Table 15: PWM Frequency/SENT Tick Times for values |  |
| Options          |                                                             |  |
| Examples         |                                                             |  |

### Table 30: QO\_C: Address 0x06, bits 17:0

| Function         | Fine quiescent output adjustment, shifts the output from the factory default Quiescent Output, QO <sub>INIT</sub> . |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax           | Quantity of bits: 18 signed                                                                                         |  |  |
| Related Commands |                                                                                                                     |  |  |
| Values           | Initial (Default)  QO_C(min)  QO_C(min)  QO_C(min)  QO_C(min)                                                       |  |  |
| Options          |                                                                                                                     |  |  |
| Examples         | See Operating Characteristics and Compensation Block                                                                |  |  |



# Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

Table 31: OUTMSG\_MODE: Address 0x14 Bits [2:0]

| Function | Sets the output format.                                                                                                                                                                |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Syntax   | Quantity of bits: 3                                                                                                                                                                    |  |
|          | unsigned                                                                                                                                                                               |  |
| Values   | 0: PWM 1: SENT, Internal Synchronous Mode 2: TSENT, External Asynchronous Mode 3: SSENT, Long Trigger Mode 4: SSENT, Short Trigger Mode 5: ASENT 6-7: TSENT, External Synchronous Mode |  |
| Options  |                                                                                                                                                                                        |  |
| Examples | See section, Linear Output Protocols                                                                                                                                                   |  |

### Table 32: SENSM\_C: Address 0x03, bits 14:12

| Function         | Coarse Sensitivity adjustment, SENS_COARSE. Multiplier applied to the nominal factory Sensitivity, SENS <sub>INIT</sub> . |              |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------|--------------|--|
| Syntax           | Quantity of bits: 3                                                                                                       |              |  |
| Related Commands | SENS_C                                                                                                                    |              |  |
| Values           | 0 = 1× (default)                                                                                                          | 4 = 16×      |  |
|                  | 1 = 2×                                                                                                                    | 5 = 32×      |  |
|                  | 2 = 4×                                                                                                                    | 6 = Not used |  |
|                  | 3 = 8×                                                                                                                    | 7 = Not used |  |
| Options          |                                                                                                                           |              |  |
| Examples         | See Operating Characteristics and Compensation Block                                                                      |              |  |



Table 33: SENS\_C: Address 0x03, bits 10:0

| Function         | Fine Sensitivity adjustment, SENS_C . Multiplier applied after the Coarse Sensitivity adjustment to scale from the factory default Sensitivity, SENS <sub>INIT</sub> . |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax           | Quantity of bits: 11 signed                                                                                                                                            |  |  |
| Related Commands | SENSM_C                                                                                                                                                                |  |  |
| Values           | SENS_C(max)  1 (Default)  SENS_C(min)  0 0x400 0x7FF                                                                                                                   |  |  |
| Options          |                                                                                                                                                                        |  |  |
| Examples         | See Operating Characteristics and Compensation Block                                                                                                                   |  |  |



Table 34: SENSTC1\_HOT\_C: Address 0x04, bits 10:0 SENSTC1\_CLD\_C: Address 0x04, bits 22:12

| Function         | First order Sensitivity Temperature Compensation, segmented for hot $(25^{\circ}\text{C} < \text{T}_{\text{A}} \le 150^{\circ}\text{C})$ and cold $(-40^{\circ}\text{C} \le \text{T}_{\text{A}} < 25^{\circ}\text{C})$ |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax           | Quantity of bits: 11 signed                                                                                                                                                                                            |
| Related Commands |                                                                                                                                                                                                                        |
| Values           | Initial (Default)  SENSTC1(min)  Ox400  Ox7FF  SENSTC1_cld_c                                                                                                                                                           |
| Options          |                                                                                                                                                                                                                        |
| Examples         | See Compensation Block                                                                                                                                                                                                 |

Table 35: SENSTC2\_HOT\_C: Address 0x04, bits 9:0 SENSTC2\_CLD\_C: Address 0x04, bits 21:12

| Function         | Second order Sensitivity Temperature Compensation, segmented for hot ( $25^{\circ}$ C < $T_A \le 150^{\circ}$ C) and cold ( $-40^{\circ}$ C $\le T_A < 25^{\circ}$ C) |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax           | Quantity of bits: 10 signed                                                                                                                                           |  |  |
| Related Commands |                                                                                                                                                                       |  |  |
| Values           | Initial (Default)  SENSTC2(min)  0 0x200 0x3FF  Senstc2_hot_c senstc2_cld_c                                                                                           |  |  |
| Options          |                                                                                                                                                                       |  |  |
| Examples         | See Compensation Block                                                                                                                                                |  |  |

### **PACKAGE OUTLINE DRAWINGS**

### For Reference Only – Not for Tooling Use (Reference Allegro DWG-0000381, Rev. 1 and JEDEC MO-153 AB-1) Dimensions in millimeters – NOT TO SCALE Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown 5.00 ±0.10 △ E2 4.40 ±0.10 6.40 BSC -0.60 <sup>+0.15</sup> -0.10 1.00 REF 0.25 BSC Branded Face - SEATING PLANE GAUGE PLANE 0.10 0.15 0.65 BSC-XXXXXXD ${\mathcal A}$ Date Code Lot Number 0.65 0 0 0 0 0 c Standard Branding Reference View Lines 1, 2 = Max. 7 characters, right align Line 3 = Max. 5 characters, right align Line 1: Part Number, D suffix indicates dual die Line 2: Logo A, 4-digit Date Code Line 3: Characters 5, 6, 7, 8 of Assembly Lot Number Terminal #1 mark area Reference land pattern layout (reference IPC7351 TSOP65P640X120-14M); All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances.

Figure 32: Package LU, 14-Pin TSSOP, Dual Die

B PCB Layout Reference View

Branding scale and appearance at supplier discretion

Active area depth; not to scale. E1 corresponds to die 1 and E2 corresponds to die 2.

Hall elements (E1 and E2); not to scale





Figure 33: Package LU, 14-Pin TSSOP, Single Die



## Low-Noise, Programmable Linear Hall IC with Advanced Diagnostics

#### **Revision History**

| Number | Data             | Description                    |                                          |                                                                                                                                                                                                                                      |
|--------|------------------|--------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Number Date      |                                | Section                                  | Change                                                                                                                                                                                                                               |
| -      | March 7, 2019    | All                            | All                                      | Initial release                                                                                                                                                                                                                      |
| 1      |                  | 1-3, 5-6,<br>8-9, 12,<br>54-55 | All                                      | Added single die part option                                                                                                                                                                                                         |
|        |                  | 6                              | Operating Characteristics                | Added Footnotes to Supply Voltage, Undervoltage Detection Threshold, and Overvoltage Detection Threshold. Removed duplicate Output Saturation Voltage characteristic Added minimum and typical values for Output Saturation Voltage. |
|        |                  | 19                             | Linearization                            | Corrected Table 4                                                                                                                                                                                                                    |
|        | October 3, 2022  | 21                             | Linearization Binning<br>Mode (Bin Mode) | Updated Equation 7 and description                                                                                                                                                                                                   |
| 2      |                  | 36                             | ASENT Function Pulses                    | Removed bullet for F_DIAG                                                                                                                                                                                                            |
|        |                  | 37                             | Programming Information                  | Corrected Table 20, mem_lock                                                                                                                                                                                                         |
|        |                  | 42                             | Serial Interface Message<br>Structure    | Added Table 22                                                                                                                                                                                                                       |
|        |                  | 50                             | Programmable<br>Parameters Reference     | Updated Table 30 heading                                                                                                                                                                                                             |
|        |                  | 54-55                          | Package Outline Drawing                  | Updated drawings                                                                                                                                                                                                                     |
| 3      | February 8, 2024 | 1, 3-5                         | _                                        | Fixed broken links                                                                                                                                                                                                                   |
|        |                  | All                            | _                                        | All references to registers updated to Allegro standard notation (all caps)                                                                                                                                                          |
| 4      | July 30, 2024    | 1                              | Features and Benefits                    | Updated info about ISO standard assessment                                                                                                                                                                                           |
|        |                  | 15                             | ASIL Diagnostic<br>Conditions            | Updated Diagnostic Summary Table                                                                                                                                                                                                     |
|        |                  | 42                             | Serial Interface Message<br>Structure    | Updated Serial Interface Read Acknowledge Format Table                                                                                                                                                                               |

Copyright 2024, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com

