A1130, A1131, and A1132

## Two-Wire Unipolar Vertical Hall-Effect Switches with Advanced Diagnostics

## FEATURES AND BENEFITS

- ISO 26262:2011 compliant
$\square$ Achieves ASIL B as a stand-alone component
$\square \mathrm{A}^{2-S I L}{ }^{\mathrm{TM}}$ documentation available including FMEDA and Safety Manual
$\square$ Continuously operating background diagnostics
$\square$ Integrated regulator undervoltage monitor
- Magnetic sensing parallel to surface of package
- Internal current regulator for two-wire operation
- Highly sensitive unipolar switch thresholds
- Operation down to 3 V
- Selection of temperature coefficients (TC) to match magnet properties
- Small package sizes, 3-pin SOT23W and SIP
- Automotive-grade ruggedness
$\square$ Qualified per AEC-Q100
$\square$ Internal protection circuits enable 40 V load dump compliance
$\square$ Operation up to $165^{\circ} \mathrm{C}$ junction temperature
$\square$ Low temperature drift and high physical stress resistance
$\square$ Solid-state reliability
$\square$ Reverse-battery and overvoltage protection


## PACKAGES



3-Pin SOT23W
(Suffix LH)

3-Pin SIP (Suffix UA)

## DESCRIPTION

The A1130, A1131, and A1132 are vertical Hall-effect sensor ICs developed in accordance with ISO 26262:2011. The A113x devices feature integrated continuous diagnostic features and a safe output state that supports a functional safety level of ASIL B. The diagnostic features cover critical subsystems of the IC including the signal path, voltage regulator, sensing element, and digital subsystem.

These devices feature an output current interface that is compatible with existing two-wire systems, providing interconnect open and short diagnosis. These devices also feature a safe output state to communicate IC diagnostic information while maintaining compatibility with existing two-wire systems. Should the diagnostics sense an internal failure, the output current will be driven to a level that is below the standard low current level.

This family of unipolar Hall-effect switch ICs feature vertical Hall sensing elements that are sensitive to magnetic fields that are parallel to the surface of the IC package. This can provide additional flexibility in magnetic configuration, as well as the potential to migrate from SIP-based traditional planar Halleffect sensor ICs to surface-mount vertical Hall-effect sensor

Continued on next page...

## APPLICATIONS

- Brake and clutch pedal switches
- Fluid float sensor
- Seat belt buckles and position
- Electronic power steering (EPS) index sensing
- Hood/trunk latches
- Electronic parking brakes



## A1130, A1131, and A1132

## Two-Wire Unipolar Vertical Hall-Effect Switches

 with Advanced Diagnostics
## DESCRIPTION (continued)

ICs while maintaining the same magnetic orientation.
In addition to providing integrated diagnostics and standard two-wire current interface, these sensor ICs are temperature-compensated for use with ferrite and neodymium iron boron magnets and include automotive-grade ruggedness features such as reverse-battery protection, overvoltage protection, and load dump capability of up to 40 V .

This family of devices is available in two package styles and in choices of sensor sensitivity orientations as shown in Figure 2. Package type LH is a modified SOT23W surface-mount package, while package type UA is a three-lead ultramini SIP for through-hole mounting. Both packages are RoHS-compliant and lead $(\mathrm{Pb})$ free (suffix, -T ), with $100 \%$ matte-tin-plated leadframes.


## SPECIFICATIONS

## SELECTION GUIDE

| Part Number | Packing | Mounting | Sensing Orientation | Output State for$\mathrm{B}>\mathrm{B}_{\mathrm{OP}}$ | Typical Switchpoints (G) |  | Typical Supply Current (mA) |  | Operating Ambient Temperature, $\mathrm{T}_{\mathrm{A}}\left({ }^{\circ} \mathrm{C}\right)$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | $\mathrm{B}_{\mathrm{OP}}$ | $\mathrm{B}_{\mathrm{RP}}$ | $\mathrm{I}_{\mathrm{DD}(\mathrm{HIGH})}$ | $\mathrm{I}_{\mathrm{DD} \text { (LOW) }}$ |  |
| A1130LLHLT-T | 7" reel, 3000 pieces | 3-pin SOT23W surface mount | X | $\mathrm{I}_{\mathrm{DD} \text { (HIGH) }}$ | 55 | 35 | 14.3 | 5.9 | -40 to 150 |
| A1130LLHLX-T | 13 " reel, 10000 pieces | 3-pin SOT23W surface mount | X |  |  |  |  |  |  |
| A1130LUATN-X-T | $13^{\prime \prime}$ reel, 4000 pieces | 3-pin SIP through hole | X |  |  |  |  |  |  |
| A1130LUATN-Y-T | $13^{\prime \prime}$ reel, 4000 pieces | 3-pin SIP through hole | Y |  |  |  |  |  |  |
| A1131ELHLT-T | 7" reel, 3000 pieces | 3-pin SOT23W surface mount | X | $\mathrm{I}_{\mathrm{DD} \text { (Low) }}$ | 95 | 70 | 28.1 | 10.7 | -40 to 85 |
| A1131ELHLX-T | 13 " reel, 10000 pieces | 3-pin SOT23W surface mount | X |  |  |  |  |  |  |
| A1132KLHLT-T | 7" reel, 3000 pieces | 3-pin SOT23W surface mount | X | $\mathrm{I}_{\mathrm{DD} \text { (LOW) }}$ | 60 | 35 | 14.5 | 3.7 | -40 to 125 |
| A1132KLHLX-T | $13^{\prime \prime}$ reel, 10000 pieces | 3-pin SOT23W surface mount | X |  |  |  |  |  |  |

ABSOLUTE MAXIMUM RATINGS

| Characteristic | Symbol | Notes |  | Rating | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Forward Supply Voltage | $V_{D D}$ |  |  | 26.5 | V |
| Reverse Supply Voltage | $V_{\text {RDD }}$ |  |  | -18 | V |
| Magnetic Density Flux | B |  |  | Unlimited | G |
| Operating Ambient Temperature | $\mathrm{T}_{\text {A }}$ | A1130 | Range L | -40 to 150 | ${ }^{\circ} \mathrm{C}$ |
|  |  | A1131 | Range E | -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
|  |  | A1132 | Range K | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $\mathrm{T}_{\mathrm{J}}(\mathrm{MAX})$ |  |  | 165 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | $\mathrm{T}_{\text {stg }}$ |  |  | -65 to 170 | ${ }^{\circ} \mathrm{C}$ |

## PINOUT DIAGRAMS AND TERMINAL LIST TABLE



Package LH Pinout


Package UA Pinout

Terminal List Table

| Symbol | Pin Number |  |  |
| :---: | :---: | :---: | :--- |
|  | LH <br> Package | UA <br> Package | Description |
|  | 1 | 1 | Power supply to chip |
| GND | 2 | 2 | Ground |
| GND | 3 | 3 | Ground |

Table of Contents

| Features and Benefits | 1 | Functional Safety | 13 |
| :--- | :---: | :--- | :--- |
| Description | 1 | Operation | 13 |
| Packages | 1 | Power-On Sequence and Timing | 14 |
| Functional Block Diagram | 1 | Two-Wire Interface | 15 |
| Specifications | 2 | Output Polarity | 15 |
| Selection Guide | 2 | Typical Applications | 16 |
| Absolute Maximum Ratings | Temperature Coefficient and Magnet Selection | 16 |  |
| Pinout Diagrams and Terminal List Table | 2 | Diagnostics | 17 |
| Thermal Characteristics | Diagnostic Mode Fault Operation | 18 |  |
| Operating Characteristics | Chopper Stabilization | 19 |  |
| Characteristic Performance Data | 5 | Power Derating | 20 |
| Functional Description | 7 | Package Outline Drawings | 21 |

THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information

| Characteristic | Symbol | Notes | Rating | Unit |
| :---: | :---: | :--- | :---: | :---: |
| Package Thermal Resistance |  | Package LH, 1-layer PCB with copper limited to solder pads | 228 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | Package LH, 2-layer PCB with 0.463 in. ${ }^{2}$ of copper area, each <br> side connected by thermal vias | 110 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | Package UA, 1-layer PCB with copper limited to solder pads | 165 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |



## Power Dissipation versus Ambient Temperature

OPERATING CHARACTERISTICS: Valid over full operating voltage and ambient temperature ranges for $\mathrm{T}_{\mathrm{J}}<\mathrm{T}_{\mathrm{J}}$ (max),
unless otherwise specified

| Characteristics | Symbol | Test Conditions |  | Min. | Typ. [1] | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage ${ }^{[2]}$ | $V_{D D}$ | A1130 |  | 3 | - | 24 | V |
|  |  | A1131 |  | 3 | - | 6 | V |
|  |  | A1132 |  | 3 | - | 12 | V |
| Supply Current | $\mathrm{I}_{\text {DD(LOW }}$ | A1130 | $\mathrm{B}<\mathrm{B}_{\mathrm{RP}}$ | 5 | 5.9 | 6.9 | mA |
|  |  | A1131 | $\mathrm{B}>\mathrm{B}_{\mathrm{OP}}$ | 9.5 | 10.7 | 13.6 | mA |
|  |  | A1132 | $\mathrm{B}>\mathrm{B}_{\mathrm{OP}}$ | 2 | 3.7 | 4.5 | mA |
|  | $\mathrm{I}_{\mathrm{DD} \text { (HIGH) }}$ | A1130 | $\mathrm{B}>\mathrm{B}_{\mathrm{OP}}$ | 12 | 14.3 | 17 | mA |
|  |  | A1131 | $\mathrm{B}<\mathrm{B}_{\mathrm{RP}}$ | 25.2 | 28.1 | 30.9 | mA |
|  |  | A1132 | $\mathrm{B}<\mathrm{B}_{\mathrm{RP}}$ | 13 | 14.5 | 16 | mA |
| Reverse Supply Current | $I_{\text {RDD }}$ | A1130, <br> A1131, <br> A1132 | $\mathrm{V}_{\mathrm{RDD}}=-18 \mathrm{~V}$ | - | - | -1.6 | mA |
|  |  |  | $\mathrm{V}_{\text {RDD }}=-9 \mathrm{~V}$ | - | - | -50 | $\mu \mathrm{A}$ |
| Power-On Time ${ }^{[3]}$ | $\mathrm{t}_{\mathrm{ON}}$ | $\begin{aligned} & V_{D D} \geq V_{D D}(\min ), B<B_{R P}(\min )-10 G, \\ & B>B_{O P}(\max )+10 G \end{aligned}$ |  | - | 50 | 70 | $\mu \mathrm{s}$ |
| Power-On State [4] | POS | $\mathrm{t}<\mathrm{t}_{\mathrm{ON}}(\mathrm{max}) ; \mathrm{V}_{\mathrm{DD}}$ slew rate $>25 \mathrm{mV} / \mu \mathrm{s}$ |  | $\mathrm{I}_{\mathrm{DD}(\mathrm{HIGH})}$ |  |  | - |
| Output Slew Rate ${ }^{[5]}$ | di/dt | $R_{\text {SENSE }}=100 \Omega, C_{B Y P}=0.01 \mu \mathrm{~F}$, <br> $\mathrm{I}_{\mathrm{DD}(\mathrm{HIGH})} \rightarrow \mathrm{I}_{\mathrm{DD}(\text { LOW }),} \mathrm{I}_{\mathrm{DD}(\text { LOW })} \rightarrow \mathrm{I}_{\mathrm{DD}(\mathrm{H} / \mathrm{HH})}$, $10 \%$ to $90 \%$ points |  | - | 7.25 | - | $\mathrm{mA} / \mu \mathrm{s}$ |
| Chopping Frequency | $\mathrm{f}_{\mathrm{C}}$ |  |  | - | 800 | - | kHz |
| Supply Zener Clamp Voltage | $\mathrm{V}_{\mathrm{z}}$ | $\mathrm{I}_{\mathrm{DD} \text { (Low) }}(\mathrm{max})+3 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 28 | - | - | V |
| Sensitivity Temperature Coefficient ${ }^{[6]}$ | TC ${ }_{\text {SENS }}$ | A1130 |  | - | -0.11 | - | \%/ ${ }^{\circ} \mathrm{C}$ |
|  |  | A1131 |  | - | -0.20 | - | \%/ ${ }^{\circ} \mathrm{C}$ |
|  |  | A1132 |  | - | -0.19 | - | \%/ ${ }^{\circ} \mathrm{C}$ |
| Diagnostic Characteristics |  |  |  |  |  |  |  |
| Diagnostics Time Slot | $t_{\text {dIAG }}$ |  |  | - | 50 | 70 | $\mu \mathrm{s}$ |
| Diagnostics Fault Retry Time ${ }^{[7]}$ | $\mathrm{t}_{\text {DIAGF }}$ |  |  | - | 2.2 | 2.75 | ms |
| Fault Mode Supply Current, Base | I DD(BASE)FAULT |  |  | - | 0.97 | - | mA |
| Fault Mode Supply Current, Peak | $1 \mathrm{I}_{\text {d(PEAK)FAULT }}$ |  |  | - | 2.5 | 4 | mA |
| Fault Mode Supply Current, Average [8] | Idd(AVG)FAULT | See Equations 1 and 2 |  | 0.5 | 1 | 1.5 | mA |

${ }^{[1]}$ Typical data are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}(\mathrm{~A} 1130), \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}(\mathrm{~A} 1131), \mathrm{V}_{\mathrm{DD}}=8 \mathrm{~V}(\mathrm{~A} 1132)$.
[2] $V_{D D}$ represents the voltage between the VDD pin and the GND pin.
${ }^{\text {[3] }}$ Power-On Time is the duration from when $V_{D D}$ rises above $V_{D D}(\mathrm{~min})$ until the output has attained a valid state.
${ }^{\text {[4] }}$ POS is undefined for $V_{D D}<V_{D D}(\min )$. Use of a $V_{D D}$ slew rate greater than $25 \mathrm{mV} / \mu \mathrm{s}$ is recommended.
[5] Use of a larger bypass capacitor results in slower current change.
${ }^{[6]}$ Relative to sensitivity at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
${ }^{[7]}$ The diagnostics fault retry repeats continuously until a fault condition is no longer observed. See Diagnostics Mode Fault section for details.
${ }^{[8]}$ Average current measured for one fault mode period; $t_{\text {DIAG }}+t_{\text {DIAGF }}$.

## Equation 1:

$$
\text { Fault Mode Duty Cycle }(D C)=t_{D I A G} /\left(t_{D I A G}+t_{D I A G F}\right)
$$

Equation 2:
$I_{D D(A V G) F A U T T}=\left[I_{D(B A S E) F A U L T} \times(1-D C)\right]+\left[I_{D D(P E A K) F A U L T} \times D C\right]$

OPERATING CHARACTERISTICS (continued): Valid over full operating voltage and ambient temperature ranges for $\mathrm{T}_{\mathrm{J}}<\mathrm{T}_{\mathrm{J}}$ (max), unless otherwise specified

| Characteristics | Symbol | Test Conditions |  | Min. | Typ. ${ }^{[8]}$ | Max. | Unit ${ }^{[9]}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Magnetic Characteristics |  |  |  |  |  |  |  |
| Magnetic Sampling Time Slot | $t_{\text {SAMPLE }}$ |  |  | - | 50 | 70 | $\mu \mathrm{s}$ |
| Operate Point | $\mathrm{B}_{\text {OP }}$ | A1130 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 40 | 55 | 70 | G |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40$ to $150^{\circ} \mathrm{C}$ | 25 | - | 80 | G |
|  |  | A1131 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 75 | 95 | 115 | G |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ | 50 | - | 135 | G |
|  |  | A1132 | $\mathrm{T}_{\mathrm{A}}=-40$ to $125^{\circ} \mathrm{C}$ | 30 | 60 | 85 | G |
| Release Point | $B_{\text {RP }}$ | A1130 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 20 | 35 | 50 | G |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40$ to $150^{\circ} \mathrm{C}$ | 5 | - | 60 | G |
|  |  | A1131 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 55 | 70 | 85 | G |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ | 30 | - | 110 | G |
|  |  | A1132 | $\mathrm{T}_{\mathrm{A}}=-40$ to $125^{\circ} \mathrm{C}$ | 5 | 35 | 65 | G |
| Hysteresis | $\mathrm{B}_{\mathrm{HYS}}$ | A1130 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 5 | 20 | 35 | G |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40$ to $150^{\circ} \mathrm{C}$ | 5 | - | 35 | G |
|  |  | A1131 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 15 | 25 | 35 | G |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ | 10 | - | 42 | G |
|  |  | A1132 | $\mathrm{T}_{\mathrm{A}}=-40$ to $125^{\circ} \mathrm{C}$ | 10 | 25 | 42 | G |

${ }^{[8]}$ Typical data are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}(\mathrm{~A} 1130), \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}(\mathrm{~A} 1131), \mathrm{V}_{\mathrm{DD}}=8 \mathrm{~V}(\mathrm{~A} 1132)$.
[9] 1 G (gauss) $=0.1 \mathrm{mT}$ (millitesla).


Figure 1: Device switching behavior for A1130 (panel A), A1131 and A1132 (panel B). On the horizontal axis, the B+ direction indicates increasing south polarity magnetic field strength.

## CHARACTERISTIC PERFORMANCE DATA SAFE STATE



## CHARACTERISTIC PERFORMANCE DATA A1130



Allegro MicroSystems

## CHARACTERISTIC PERFORMANCE DATA A1130 (continued)








## CHARACTERISTIC PERFORMANCE DATA <br> A1131






## CHARACTERISTIC PERFORMANCE DATA A1131 (continued)








## CHARACTERISTIC PERFORMANCE DATA A1132






## CHARACTERISTIC PERFORMANCE DATA A1132 (continued)








## FUNCTIONAL DESCRIPTION

## Functional Safety

The A1130, A1131, and A1132 were designed in accordance with the international standard for automotive functional safety, ISO 26262:2011. This product achieves an ASIL (Automotive Safety Integrity Level) rating of ASIL-B according to the standard. The A1130, A1131, and A1132 are all classified as a SEOoC (Safety Element Out of Context) and can be easily integrated into safety-critical systems requiring higher ASIL ratings that incorporate external diagnostics or use measures such as redundancy. Safety documentation will be provided to support and guide the integration process. For further information, contact your local Allegro field applications engineer or sales representative.

## Operation

A1130 - The A1130 output, $\mathrm{I}_{\mathrm{DD}}$, switches high ( $\left.\mathrm{I}_{\mathrm{DD}(\mathrm{HIGH})}\right)$ when a south polarity magnetic field perpendicular to the Hall-effect sensor exceeds the operate point threshold, $\mathrm{B}_{\mathrm{OP}}$ (see panel A of Figure 1). When the magnetic field is reduced below the release point, $\mathrm{B}_{\mathrm{RP}}$, the device output switches low ( $\left.\mathrm{I}_{\mathrm{DD}(\mathrm{LOW})}\right)$.

The A1130 is offered in both the LH (3-pin SOT23W) and UA (3-pin SIP) packages. In the LH package, the vertical Hall element is located near the side of the package closest to pin 1 and senses magnetic fields parallel with the X -axis (see panel A in Figure 2). In the UA package, the sensor is located in one of two positions depending on the configuration selection.

The A1130LUA-X has a vertical Hall-effect sensor located on the right side of the UA package and detects magnetic fields parallel with the X -axis (see panel C in Figure 2). The alternative configuration in the UA package is the A1130LUA-Y, which has a sensitive element located near the top of the package and senses fields parallel with the Y-axis (see panel B in Figure 2).

A1131 and A1132 - The output of the A1131 and A1132 devices switches low ( $\mathrm{I}_{\mathrm{DD}(\mathrm{LOW})}$ ) when a south polarity magnetic field perpendicular to the Hall element exceeds the operate point threshold, $\mathrm{B}_{\mathrm{OP}}$ (see panel B of Figure 1). When the magnetic field is reduced below the release point, $\mathrm{B}_{\mathrm{RP}}$, the device output switches high ( $\mathrm{I}_{\mathrm{DD}(\mathrm{HIGH})}$ ).

The A1131 and A1132 are offered exclusively in the LH package. The vertical Hall element is located near the side of the package closest to pin 1 and senses magnetic fields parallel with the X -axis (see panel A in Figure 2).

A1130, A1131, and A1132 - The difference in the magnetic operate and release points is the hysteresis ( $\mathrm{B}_{\mathrm{HYS}}$ ) of the device. This built-in hysteresis allows clean switching of the output even in the presence of external mechanical vibration and electrical noise.

Powering-on the device in the hysteresis range (less than $\mathrm{B}_{\mathrm{OP}}$ and higher than $\mathrm{B}_{\mathrm{RP}}$ ) will result in an $\mathrm{I}_{\mathrm{DD}(\mathrm{HIGH})}$ output state. The correct state is attained after the first excursion beyond $\mathrm{B}_{\mathrm{OP}}$ or $\mathrm{B}_{\mathrm{RP}}$. Refer to Figure 3 for an example of the power-on behavior.


Figure 2: Vertical Hall Device (VHD) Sensing Direction for A1130LLH, A1131ELH, and A1132KLH (panel A), A1130LUA-Y (panel B), and A1130LUA-X (panel C).

## Power-On Sequence and Timing

The state of the output is only valid when the supply voltage is within the specified operating range $\left(\mathrm{V}_{\mathrm{DD}}(\mathrm{min}) \leq \mathrm{V}_{\mathrm{DD}} \leq\right.$ $\left.\mathrm{V}_{\mathrm{DD}}(\max )\right)$ and the power-on time has elapsed $\left(\mathrm{t}>\mathrm{t}_{\mathrm{ON}}\right)$. Refer to Figure 3: Power-On Example for an illustration of the power-on sequence.

During the power-on time, $\mathrm{t}<\mathrm{t}_{\mathrm{ON}}$, the device output state is latched in the $\mathrm{I}_{\mathrm{DD}(\mathrm{HIGH})}$ state. After the first magnetic signal time
slot sample has been processed ( $\mathrm{t}_{1}$ in Figure 3), the output will correspond with the externally applied magnetic field.

During the first diagnostics time slot, the output is latched according to the magnetic field input from the power-on signal sampling time slot. A normally operating device will continue this sampling and diagnostics routine. A device that has a fault will revert control of the output to the system diagnostics controller and enter the safe state, $\mathrm{I}_{\mathrm{DD}(\mathrm{AVG}) \mathrm{FAULT}}$.


Figure 3: Power-On Example - Normally Operating Device (Left) and Safe-State Device (Right)

## Two-Wire Interface

The regulated current output is configured for two-wire applications, requiring one less wire for operation than switches with the traditional open-collector output. Additionally, the system designer inherently gains basic diagnostics because there is always output current flowing, which should be in either of two narrow ranges under normal operation, shown in Figure 4 as $\mathrm{I}_{\mathrm{DD}(\mathrm{HIGH})}$ and $\mathrm{I}_{\mathrm{DD}(\mathrm{LOW}) \text {. Any current level not within these ranges }}$ indicates a fault condition.
If $\mathrm{I}_{\mathrm{DD}}>\mathrm{I}_{\mathrm{DD}(\mathrm{HIGH})}$ (max), then a short condition exists, and if
$\mathrm{I}_{\mathrm{DD}}<\mathrm{I}_{\mathrm{DD}(\mathrm{LOW})}(\mathrm{min})$, then an open condition exists (except in the case of an error found during internal diagnostics, in which case the average supply current is $\mathrm{I}_{\mathrm{DD}(\mathrm{AVG}) \mathrm{FAULT})}$. Any value of $\mathrm{I}_{\mathrm{DD}}$ between the allowed ranges for $\mathrm{I}_{\mathrm{DD}(\mathrm{HIGH})}$ and $\mathrm{I}_{\mathrm{DD}(\mathrm{LOW})}$ indicates a general fault condition.
This unique two-wire interface protocol is backward compatible with legacy systems using two-wire switches. Additionally, the low fault mode supply current resulting from an internal fault will fall outside of the low and high supply current ranges, and can be similarly identified as a sensor fault.


Figure 4: Diagnostic Characteristics of Supply Current Values

## Output Polarity

The output signal may be read as a voltage, $\mathrm{V}_{\text {SENSE }}$, by using a sense resistor, $\mathrm{R}_{\text {SENSE }}$, placed either in series with VDD or with GND (refer to Figure 5). When $\mathrm{R}_{\text {SENSE }}$ is placed in series with GND, the output signal voltage is in phase with $\mathrm{I}_{\mathrm{DD}}$. When $\mathrm{R}_{\text {SENSE }}$ is placed in series with VDD, the output signal voltage is inverted relative to $\mathrm{I}_{\mathrm{DD}}$. Note also that the output of the A1130 is inverted relative to the outputs of the A1131 and A1132 (refer to the Selection Guide).

Table 1: Output Signal Polarity

| $\mathbf{R}_{\text {SENSE }}$ Location <br> (Refer to Figure 5) | I $_{\text {DD }}$ State | $\mathbf{V}_{\text {SENSE }}$ <br> Logic State |
| :---: | :---: | :---: |
| High Side <br> (VDD Pin Side) | High | Low |
|  | Low | High |
| Low Side |  |  |
| (GND Pin Side) |  |  |$\quad$ High $\quad$ High

## TYPICAL APPLICATIONS

It is strongly recommended that an external bypass capacitor, $\mathrm{C}_{\mathrm{BYP}}$, be connected (in close proximity to the Hall sensor) between the supply and ground of the device to guarantee correct performance under harsh environmental conditions and to reduce noise from internal circuitry. As is shown in Figure 5, a $0.01 \mu \mathrm{~F}$ capacitor is typical. Use of a larger bypass capacitor may result in a slower output slew rate, and should be evaluated according to the requirements set forth by the application. Additionally, an optional output load capacitor may be added in parallel with the sense resistor for increased signal filtering and EMC immunity.

The A1130, A1131, and A1132 are designed for functional safety and comply with ISO 26262:2011 ASIL B. When used in conjunction with appropriate system-level control, the internal diagnostic features can assist in meeting the most stringent ASIL safety requirements. For further information, contact your local Allegro field applications engineer or sales representative.

Extensive applications information on magnets and Hall-effect sensors is available in:

- Hall-Effect IC Applications Guide, AN27701,
- Hall-Effect Devices: Guidelines For Designing Subassemblies Using Hall-Effect Devices AN27703.1
- Soldering Methods for Allegro's Products - SMT and ThroughHole, AN26009


## Temperature Coefficient and Magnet Selection

The A1130, A1131, and A1132 are designed with a sensitivity temperature coefficient to compensate for drifts of NdFeB and ferrite magnets over temperature-as indicated in the specifications table on page 5 . This compensation improves the magnetic system performance over the entire temperature range.

For example, the magnetic field strength from NdFeB decreases as the temperature increases from $25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. This lower magnetic field strength means that a lower switching threshold is required to maintain switching at the same distance from the magnet to the sensor. Correspondingly, higher switching thresholds are required at cold temperatures, as low as $-40^{\circ} \mathrm{C}$, due to the higher magnetic field strength from the NdFeB magnet. The A1130, A1131, and A1132 compensate the switching thresholds over temperature as described above. It is recommended that system designers evaluate their magnetic circuit over the expected operating temperature range to ensure the magnetic switching requirements are met.

All are provided on the Allegro website:

## www.allegromicro.com



Figure 5: Typical Application Circuits

## Diagnostics

The A1130, A1131, and A1132 were developed in accordance with ISO 26262:2011 and feature a proprietary diagnostics routine that enables the achievement of ASIL B safety requirements. This internal diagnostics routine continuously runs between magnetic signal sampling time slots during normal operation. Maximum time slot duration is $70 \mu$ s for each of the magnetic signal sampling and the diagnostics mode.

During the diagnostics time slot, external magnetic signals are not sampled and the device output will retain the state from the prior magnetic signal sampling time slot (unless a diagnostics fault causes the device to enter a safe state). The system provides continuous fault detection for the internal power supply regulator and entire signal chain, regardless of the external magnetic field.

The successive operation of the magnetic signal sampling and diagnostics modes results in a Hall signal refresh every $140 \mu \mathrm{~s}$. This time slotting technique allows for the proper settling of the signal
during magnetic and diagnostics routines. A channel reset occurs between slots to force transitions and prevent inter-slot coupling.

During the diagnostics mode time slot, a signal is injected at the vertical Hall element and checked at the exit of the Schmitt trigger. During this time, the critical signal path subsystems are monitored for proper operation. The Hall element biasing circuit and voltage regulator are additionally checked for valid operation. and the programming block is checked for correct parity. The injected signal forces two internal state transitions ( $\mathrm{B}>\mathrm{B}_{\mathrm{OP}}$ and $\mathrm{B}<\mathrm{B}_{\mathrm{RP}}$ ) under normal operation. In cases when these output transitions do not occur, or if another internal fault is detected, the average device supply current will be reduced to $\mathrm{I}_{\mathrm{DD}(\mathrm{AVG}) \mathrm{FAULT}}$ (See Diagnostics Mode Fault Operation section).

When a higher system ASIL rating is required, additional external safety measures may be employed (e.g. sensor redundancy and rationality checks, etc.). Refer to the device safety manual for additional details about the diagnostics.


Figure 6: Time Slot Multiplexing Diagram (A1130 Polarity Shown)

## Diagnostics Mode Fault Operation

In the event of a fault, the device will continuously run the diagnostics routine every $2.75 \mathrm{~ms}\left(\mathrm{t}_{\mathrm{DIAGF}}\right)$. The periodic recovery attempt sequence allows the device to continuously check for fault integrity while maintaining an optimized low supply current. The recovery period, composed of $t_{\text {DIAG }}+t_{\text {DIAGF }}$, is low duty cycle. In this mode, the current varies from $\mathrm{I}_{\mathrm{DD} \text { (PEAK)FAULT }}$ while performing the diagnostics test to $\mathrm{I}_{\mathrm{DD} \text { (BASE)FAULT }}$ standby current.

In the case where the fault is no longer present, normal time-slotting operation will resume, beginning with an internal reset and a transition to the power-on state. However, if the fault is persistent, the device will remain in fault mode and the supply current will continue to have an average of $\mathrm{I}_{\mathrm{DD}(\mathrm{AVG}) \mathrm{FAULT}}$. See Equations 1 and 2 (page 5) for determining the fault mode average current.


Figure 7: Diagnostics Recovery Sequence (A1130 Polarity Shown)

## CHOPPER STABILIZATION

A limiting factor for switchpoint accuracy when using Hall-effect technology is the small-signal voltage developed across the Hall plate. This voltage is proportionally small relative to the offset that can be produced at the output of the Hall sensor. This makes it difficult to process the signal and maintain an accurate, reliable output over the specified temperature and voltage range. Chopper stabilization is a proven approach used to minimize Hall offset.

The technique, dynamic quadrature offset cancellation, removes key sources of the output drift induced by temperature and package stress. This offset reduction technique is based on a signal modulation-demodulation process. Figure 8: Model of Chopper Stabilization Circuit (Dynamic Offset Cancellation) illustrates how it is implemented.

The undesired offset signal is separated from the magnetically induced signal in the frequency domain through modulation.

The subsequent demodulation acts as a modulation process for the offset, causing the magnetically induced signal to recover its original spectrum at baseband while the DC offset becomes a high-frequency signal. Then, using a low-pass filter, the signal passes while the modulated DC offset is suppressed.

Allegro's innovative chopper stabilization technique uses a high-frequency clock. The high-frequency operation allows a greater sampling rate that produces higher accuracy, reduced jitter, and faster signal processing. Additionally, filtering is more effective and results in a lower noise analog signal at the sensor output. Devices such as the A1130, A1131, and A1132 that use this approach have a stable quiescent Hall output voltage, are immune to thermal stress, and have precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process which allows the use of low-offset and low-noise amplifiers in combination with high-density logic and sample-and-hold circuits.


Figure 8: Model of Chopper Stabilization Circuit (Dynamic Offset Cancellation)

## POWER DERATING

The device must be operated below the maximum junction temperature of the device, $\mathrm{T}_{\mathrm{J}}$ (max). Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating $\mathrm{T}_{\mathrm{J}}$. (Thermal data for each package is also available on the Allegro MicroSystems website.)

The Package Thermal Resistance, $\mathrm{R}_{\theta \mathrm{JA}}$, is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity, K , of the printed circuit board, including adjacent devices and traces. Thermal radiation from the die through the device case, $\mathrm{R}_{\theta \mathrm{JC}}$, is relatively small component of $\mathrm{R}_{\theta \mathrm{JA}}$. Ambient air temperature, $\mathrm{T}_{\mathrm{A}}$, and air motion are significant external factors, damped by overmolding.
The effect of varying power levels (Power Dissipation, $\mathrm{P}_{\mathrm{D}}$ ), can be estimated. The following formulas represent the fundamental relationships used to estimate $\mathrm{T}_{\mathrm{J}}$, at $\mathrm{P}_{\mathrm{D}}$.

$$
\begin{gather*}
P_{D}=V_{I N} \times I_{I N}  \tag{1}\\
\Delta T=P_{D} \times R_{\theta J A}  \tag{2}\\
T_{J}=T_{A}+\Delta T \tag{3}
\end{gather*}
$$

For example, given common conditions such as:
$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=8 \mathrm{~V}, \mathrm{I}_{\mathrm{DD}}=3.7 \mathrm{~mA}$, and $\mathrm{R}_{\theta \mathrm{JA}}=110^{\circ} \mathrm{C} / \mathrm{W}$ for the LH package, then:

$$
\begin{gathered}
P_{D}=V_{D D} \times I_{D D}=8 \mathrm{~V} \times 3.7 \mathrm{~mA}=29.6 \mathrm{~mW} \\
\Delta T=P_{D} \times R_{\theta J A}=29.6 \mathrm{~mW} \times 110^{\circ} \mathrm{C} / \mathrm{W}=3.3^{\circ} \mathrm{C} \\
T_{J}=T_{A}+\Delta_{T}=25^{\circ} \mathrm{C}+3.3^{\circ} \mathrm{C}=28.3^{\circ} \mathrm{C}
\end{gathered}
$$

A worst-case estimate, $\mathrm{P}_{\mathrm{D}}$ (max), represents the maximum allowable power level ( $\mathrm{V}_{\mathrm{DD}}(\max ), \mathrm{I}_{\mathrm{DD}}(\max )$ ), without exceeding $\mathrm{T}_{\mathrm{J}}$ (max), at a selected $R_{\theta J A}$ and $T_{A}$.

Example: Reliability for $\mathrm{V}_{\mathrm{DD}}$ at $\mathrm{T}_{\mathrm{A}}=150^{\circ} \mathrm{C}$, package UA , using low-K PCB. Observe the worst-case ratings for the device, specifically: $\mathrm{R}_{\theta \mathrm{JA}}=165^{\circ} \mathrm{C} / \mathrm{W}, \mathrm{T}_{\mathrm{J}}(\max )=165^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}(\max )=24 \mathrm{~V}$, and $\mathrm{I}_{\mathrm{DD}}(\max )=17 \mathrm{~mA}$.
Calculate the maximum allowable power level, $\mathrm{P}_{\mathrm{D}}$ (max). First, invert equation 3:

$$
\Delta T_{\max }=T_{J}(\max )-T_{A}=165^{\circ} \mathrm{C}-150^{\circ} \mathrm{C}=15^{\circ} \mathrm{C}
$$

This provides the allowable increase to $\mathrm{T}_{\mathrm{J}}$ resulting from internal power dissipation.

Then, invert equation 2 :

$$
P_{D}(\max )=\Delta T_{\max } \div R_{\theta J A}=15^{\circ} \mathrm{C} \div 165^{\circ} \mathrm{C} / \mathrm{W}=91 \mathrm{~mW}
$$

Finally, invert equation 1 with respect to voltage:

$$
V_{D D}(e s t)=P_{D}(\max ) \div I_{D D}(\max )=91 \mathrm{~mW} \div 17 \mathrm{~mA}=5.4 \mathrm{~V}
$$

The result indicates that, at $\mathrm{T}_{\mathrm{A}}$, the application and device can dissipate adequate amounts of heat at voltages $\leq \mathrm{V}_{\mathrm{DD}}$ (est).

Compare $\mathrm{V}_{\mathrm{DD}}$ (est) to $\mathrm{V}_{\mathrm{DD}}(\max )$. If $\mathrm{V}_{\mathrm{DD}}$ (est) $\leq \mathrm{V}_{\mathrm{DD}}($ max $)$, then reliable operation between $V_{D D}$ (est) and $V_{D D}(\max )$ requires enhanced $R_{\text {日JA }}$. If $V_{D D}(e s t) \geq V_{D D}(\max )$, then operation between $\mathrm{V}_{\mathrm{DD}}$ (est) and $\mathrm{V}_{\mathrm{DD}}$ (max) is reliable under these conditions.
In cases where the $\mathrm{V}_{\mathrm{DD}}$ (max) level is known, and the system designer would like to determine the maximum allowable ambient temperature $\left(\mathrm{T}_{\mathrm{A}}(\max )\right)$, the calculations can be reversed.
For example, in a worst-case scenario with conditions $\mathrm{V}_{\mathrm{DD}}$ (max) $=24 \mathrm{~V}, \mathrm{I}_{\mathrm{DD}}(\max )=17 \mathrm{~mA}$, and $\mathrm{R}_{\theta \mathrm{JA}}=228^{\circ} \mathrm{C} / \mathrm{W}$ for the LH package using equation 1 , the largest possible amount of dissipated power is:

$$
\begin{gathered}
P_{D}=V_{I N} \times I_{I N} \\
P_{D}=24 \mathrm{~V} \times 17 \mathrm{~mA}=408 \mathrm{~mW}
\end{gathered}
$$

Then, by rearranging equation 3 :

$$
\begin{gathered}
T_{A}(\max )=T_{J}(\max )-\Delta T \\
T_{A}(\max )=165^{\circ} \mathrm{C}-\left(408 \mathrm{~mW} \times 228^{\circ} \mathrm{C} / \mathrm{W}\right) \\
T_{A}(\max )=165^{\circ} \mathrm{C}-93^{\circ} \mathrm{C}=72^{\circ} \mathrm{C}
\end{gathered}
$$

In another A1130 example, the maximum supply voltage is equal to $\mathrm{V}_{\mathrm{DD}}(\min )$. Therefore, $\mathrm{V}_{\mathrm{DD}}(\max )=3 \mathrm{~V}$ and $\mathrm{I}_{\mathrm{DD}}(\max )=17$ mA . By using equation 1 , the largest possible amount of dissipated power is:

$$
\begin{gathered}
P_{D}=V_{I N} \times I_{I N} \\
P_{D}=3 \mathrm{~V} \times 17 \mathrm{~mA}=51 \mathrm{~mW}
\end{gathered}
$$

Then, by rearranging equation 3 :

$$
\begin{gathered}
T_{A}(\max )=T_{J}(\max )-\Delta T \\
T_{A}(\max )=165^{\circ} \mathrm{C}-\left(51 \mathrm{~mW} \times 228^{\circ} \mathrm{C} / \mathrm{W}\right) \\
T_{A}(\max )=165^{\circ} \mathrm{C}-11.6^{\circ} \mathrm{C}=153.4^{\circ} \mathrm{C}
\end{gathered}
$$

The example above indicates that at $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and $\mathrm{I}_{\mathrm{DD}}=17 \mathrm{~mA}$, the $\mathrm{T}_{\mathrm{A}}$ (max) can be as high as $153.4^{\circ} \mathrm{C}$ without exceeding $\mathrm{T}_{\mathrm{J}}$ (max). However the $\mathrm{T}_{\mathrm{A}}$ (max) rating of the device is $150^{\circ} \mathrm{C}$; the A1130 performance is not guaranteed above $\mathrm{T}_{\mathrm{A}}=150^{\circ} \mathrm{C}$.

PACKAGE OUTLINE DRAWINGS

For Reference Only - Not for Tooling Use
(Reference Allegro DWG-0000628, Rev. 1)
Dimensions in millimeters - NOT TO SCALE
Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown



B PCB Layout Reference View

© Standard Branding Reference View
Line 1: Last 3 digits of Part Number
A) Active Area Depth, 1.00 mm
B. Reference land pattern layout

All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary
to meet application process requirements and PCB layout tolerances
C. Branding scale and appearance at supplier discretion
D. Hall elements, not to scale

Figure 9: Package LH, 3-Pin SOT23W
(A1130LLH, A1131ELH, A1132KLH)


Figure 10: Package UA, 3-Pin SIP (A1130LUA-X)

## Two-Wire Unipolar Vertical Hall-Effect Switches with Advanced Diagnostics



Figure 11: Package UA, 3-Pin SIP (A1130LUA-Y)

## Revision History

| Number | Date |  |
| :---: | :---: | :--- |
| - | March 16, 2017 | Initial release |
| 1 | March 22, 2017 | Corrected Typical Supply Currents in Selection Guide (page 2) |
| 2 | May 25, 2017 | Updated Selection Guide packing information (page 2) |
| 3 | June 19, 2018 | Minor editorial updates |
| 4 | July 11, 2019 | Minor editorial updates |
| 5 | July 18, 2022 | Updated package drawings (pages 21-23) |

Copyright 2022, Allegro MicroSystems.
Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.
Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.
The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.
Copies of this document are considered uncontrolled documents.
For the latest version of this document, visit our website:
www.allegromicro.com

